]> gcc.gnu.org Git - gcc.git/blob - gcc/config/rs6000/rs6000.h
Revert patches
[gcc.git] / gcc / config / rs6000 / rs6000.h
1 /* Definitions of target machine for GNU compiler, for IBM RS/6000.
2 Copyright (C) 1992-2023 Free Software Foundation, Inc.
3 Contributed by Richard Kenner (kenner@vlsi1.ultra.nyu.edu)
4
5 This file is part of GCC.
6
7 GCC is free software; you can redistribute it and/or modify it
8 under the terms of the GNU General Public License as published
9 by the Free Software Foundation; either version 3, or (at your
10 option) any later version.
11
12 GCC is distributed in the hope that it will be useful, but WITHOUT
13 ANY WARRANTY; without even the implied warranty of MERCHANTABILITY
14 or FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public
15 License for more details.
16
17 Under Section 7 of GPL version 3, you are granted additional
18 permissions described in the GCC Runtime Library Exception, version
19 3.1, as published by the Free Software Foundation.
20
21 You should have received a copy of the GNU General Public License and
22 a copy of the GCC Runtime Library Exception along with this program;
23 see the files COPYING3 and COPYING.RUNTIME respectively. If not, see
24 <http://www.gnu.org/licenses/>. */
25
26 /* Note that some other tm.h files include this one and then override
27 many of the definitions. */
28
29 #ifndef RS6000_OPTS_H
30 #include "config/rs6000/rs6000-opts.h"
31 #endif
32
33 /* 128-bit floating point precision values. */
34 #ifndef RS6000_MODES_H
35 #include "config/rs6000/rs6000-modes.h"
36 #endif
37
38 /* Definitions for the object file format. These are set at
39 compile-time. */
40
41 #define OBJECT_XCOFF 1
42 #define OBJECT_ELF 2
43 #define OBJECT_MACHO 4
44
45 #define TARGET_ELF (TARGET_OBJECT_FORMAT == OBJECT_ELF)
46 #define TARGET_XCOFF (TARGET_OBJECT_FORMAT == OBJECT_XCOFF)
47 #define TARGET_MACHO (TARGET_OBJECT_FORMAT == OBJECT_MACHO)
48
49 #ifndef TARGET_AIX
50 #define TARGET_AIX 0
51 #endif
52
53 #ifndef TARGET_AIX_OS
54 #define TARGET_AIX_OS 0
55 #endif
56
57 /* Turn off TOC support if pc-relative addressing is used. */
58 #define TARGET_TOC (TARGET_HAS_TOC && !TARGET_PCREL)
59
60 /* On 32-bit systems without a TOC or pc-relative addressing, we need to use
61 ADDIS/ADDI to load up the address of a symbol. */
62 #define TARGET_NO_TOC_OR_PCREL (!TARGET_HAS_TOC && !TARGET_PCREL)
63
64 /* Control whether function entry points use a "dot" symbol when
65 ABI_AIX. */
66 #define DOT_SYMBOLS 1
67
68 /* Default string to use for cpu if not specified. */
69 #ifndef TARGET_CPU_DEFAULT
70 #define TARGET_CPU_DEFAULT ((char *)0)
71 #endif
72
73 /* If configured for PPC405, support PPC405CR Erratum77. */
74 #ifdef CONFIG_PPC405CR
75 #define PPC405_ERRATUM77 (rs6000_cpu == PROCESSOR_PPC405)
76 #else
77 #define PPC405_ERRATUM77 0
78 #endif
79
80 #ifndef SUBTARGET_DRIVER_SELF_SPECS
81 # define SUBTARGET_DRIVER_SELF_SPECS ""
82 #endif
83
84 /* Only for use in the testsuite: -mdejagnu-cpu=<value> filters out all
85 -mcpu= as well as -mtune= options then simply adds -mcpu=<value>,
86 while -mdejagnu-tune=<value> filters out all -mtune= options then
87 simply adds -mtune=<value>.
88 With older versions of Dejagnu the command line arguments you set in
89 RUNTESTFLAGS override those set in the testcases; with these options,
90 the testcase will always win. */
91 #define DRIVER_SELF_SPECS \
92 "%{mdejagnu-cpu=*: %<mcpu=* %<mtune=* -mcpu=%*}", \
93 "%{mdejagnu-tune=*: %<mtune=* -mtune=%*}", \
94 "%{mdejagnu-*: %<mdejagnu-*}", \
95 SUBTARGET_DRIVER_SELF_SPECS
96
97 #if CHECKING_P
98 #define ASM_OPT_ANY ""
99 #else
100 #define ASM_OPT_ANY " -many"
101 #endif
102
103 /* Common ASM definitions used by ASM_SPEC among the various targets for
104 handling -mcpu=xxx switches. There is a parallel list in driver-rs6000.cc to
105 provide the default assembler options if the user uses -mcpu=native, so if
106 you make changes here, make them also there. PR63177: Do not pass -mpower8
107 to the assembler if -mpower9-vector was also used. */
108 #define ASM_CPU_SPEC \
109 "%{mcpu=native: %(asm_cpu_native); \
110 mcpu=power10: -mpower10; \
111 mcpu=power9: -mpower9; \
112 mcpu=power8|mcpu=powerpc64le: %{mpower9-vector: -mpower9;: -mpower8}; \
113 mcpu=power7: -mpower7; \
114 mcpu=power6x: -mpower6 %{!mvsx:%{!maltivec:-maltivec}}; \
115 mcpu=power6: -mpower6 %{!mvsx:%{!maltivec:-maltivec}}; \
116 mcpu=power5+: -mpower5; \
117 mcpu=power5: -mpower5; \
118 mcpu=power4: -mpower4; \
119 mcpu=power3: -mppc64; \
120 mcpu=powerpc: -mppc; \
121 mcpu=powerpc64: -mppc64; \
122 mcpu=a2: -ma2; \
123 mcpu=cell: -mcell; \
124 mcpu=rs64: -mppc64; \
125 mcpu=401: -mppc; \
126 mcpu=403: -m403; \
127 mcpu=405: -m405; \
128 mcpu=405fp: -m405; \
129 mcpu=440: -m440; \
130 mcpu=440fp: -m440; \
131 mcpu=464: -m440; \
132 mcpu=464fp: -m440; \
133 mcpu=476: -m476; \
134 mcpu=476fp: -m476; \
135 mcpu=505: -mppc; \
136 mcpu=601: -m601; \
137 mcpu=602: -mppc; \
138 mcpu=603: -mppc; \
139 mcpu=603e: -mppc; \
140 mcpu=ec603e: -mppc; \
141 mcpu=604: -mppc; \
142 mcpu=604e: -mppc; \
143 mcpu=620: -mppc64; \
144 mcpu=630: -mppc64; \
145 mcpu=740: -mppc; \
146 mcpu=750: -mppc; \
147 mcpu=G3: -mppc; \
148 mcpu=7400: -mppc %{!mvsx:%{!maltivec:-maltivec}}; \
149 mcpu=7450: -mppc %{!mvsx:%{!maltivec:-maltivec}}; \
150 mcpu=G4: -mppc %{!mvsx:%{!maltivec:-maltivec}}; \
151 mcpu=801: -mppc; \
152 mcpu=821: -mppc; \
153 mcpu=823: -mppc; \
154 mcpu=860: -mppc; \
155 mcpu=970: -mpower4 %{!mvsx:%{!maltivec:-maltivec}}; \
156 mcpu=G5: -mpower4 %{!mvsx:%{!maltivec:-maltivec}}; \
157 mcpu=8540: -me500; \
158 mcpu=8548: -me500; \
159 mcpu=e300c2: -me300; \
160 mcpu=e300c3: -me300; \
161 mcpu=e500mc: -me500mc; \
162 mcpu=e500mc64: -me500mc64; \
163 mcpu=e5500: -me5500; \
164 mcpu=e6500: -me6500; \
165 mcpu=titan: -mtitan; \
166 mcpu=future: -mfuture; \
167 !mcpu*: %{mpower9-vector: -mpower9; \
168 mpower8-vector|mcrypto|mdirect-move|mhtm: -mpower8; \
169 mvsx: -mpower7; \
170 mpowerpc64: -mppc64;: %(asm_default)}; \
171 :%eMissing -mcpu option in ASM_CPU_SPEC?\n} \
172 %{mvsx: -mvsx -maltivec; maltivec: -maltivec}" \
173 ASM_OPT_ANY
174
175 #define CPP_DEFAULT_SPEC ""
176
177 #define ASM_DEFAULT_SPEC ""
178 #define ASM_DEFAULT_EXTRA ""
179
180 /* This macro defines names of additional specifications to put in the specs
181 that can be used in various specifications like CC1_SPEC. Its definition
182 is an initializer with a subgrouping for each command option.
183
184 Each subgrouping contains a string constant, that defines the
185 specification name, and a string constant that used by the GCC driver
186 program.
187
188 Do not define this macro if it does not need to do anything. */
189
190 #define SUBTARGET_EXTRA_SPECS
191
192 #define EXTRA_SPECS \
193 { "cpp_default", CPP_DEFAULT_SPEC }, \
194 { "asm_cpu", ASM_CPU_SPEC }, \
195 { "asm_cpu_native", ASM_CPU_NATIVE_SPEC }, \
196 { "asm_default", ASM_DEFAULT_SPEC ASM_DEFAULT_EXTRA }, \
197 { "cc1_cpu", CC1_CPU_SPEC }, \
198 SUBTARGET_EXTRA_SPECS
199
200 /* -mcpu=native handling only makes sense with compiler running on
201 an PowerPC chip. If changing this condition, also change
202 the condition in driver-rs6000.cc. */
203 #if defined(__powerpc__) || defined(__POWERPC__) || defined(_AIX)
204 /* In driver-rs6000.cc. */
205 extern const char *host_detect_local_cpu (int argc, const char **argv);
206 #define EXTRA_SPEC_FUNCTIONS \
207 { "local_cpu_detect", host_detect_local_cpu },
208 #define HAVE_LOCAL_CPU_DETECT
209 #define ASM_CPU_NATIVE_SPEC "%:local_cpu_detect(asm)"
210
211 #else
212 #define ASM_CPU_NATIVE_SPEC "%(asm_default)"
213 #endif
214
215 #ifndef CC1_CPU_SPEC
216 #ifdef HAVE_LOCAL_CPU_DETECT
217 #define CC1_CPU_SPEC \
218 "%{mcpu=native:%<mcpu=native %:local_cpu_detect(cpu)} \
219 %{mtune=native:%<mtune=native %:local_cpu_detect(tune)}"
220 #else
221 #define CC1_CPU_SPEC ""
222 #endif
223 #endif
224
225 /* Architecture type. */
226
227 /* Define TARGET_MFCRF if the target assembler does not support the
228 optional field operand for mfcr. */
229
230 #ifndef HAVE_AS_MFCRF
231 #undef TARGET_MFCRF
232 #define TARGET_MFCRF 0
233 #endif
234
235 #ifndef TARGET_SECURE_PLT
236 #define TARGET_SECURE_PLT 0
237 #endif
238
239 #ifndef TARGET_CMODEL
240 #define TARGET_CMODEL CMODEL_SMALL
241 #endif
242
243 #define TARGET_32BIT (! TARGET_64BIT)
244
245 #ifndef HAVE_AS_TLS
246 #define HAVE_AS_TLS 0
247 #endif
248
249 #ifndef HAVE_AS_PLTSEQ
250 #define HAVE_AS_PLTSEQ 0
251 #endif
252
253 #ifndef TARGET_PLTSEQ
254 #define TARGET_PLTSEQ 0
255 #endif
256
257 #ifndef TARGET_LINK_STACK
258 #define TARGET_LINK_STACK 0
259 #endif
260
261 #ifndef SET_TARGET_LINK_STACK
262 #define SET_TARGET_LINK_STACK(X) do { } while (0)
263 #endif
264
265 #ifndef TARGET_FLOAT128_ENABLE_TYPE
266 #define TARGET_FLOAT128_ENABLE_TYPE 0
267 #endif
268
269 /* Return 1 for a symbol ref for a thread-local storage symbol. */
270 #define RS6000_SYMBOL_REF_TLS_P(RTX) \
271 (SYMBOL_REF_P (RTX) && SYMBOL_REF_TLS_MODEL (RTX) != 0)
272
273 #ifdef IN_LIBGCC2
274 /* For libgcc2 we make sure this is a compile time constant */
275 #if defined (__64BIT__) || defined (__powerpc64__) || defined (__ppc64__)
276 #undef TARGET_POWERPC64
277 #define TARGET_POWERPC64 1
278 #else
279 #undef TARGET_POWERPC64
280 #define TARGET_POWERPC64 0
281 #endif
282 #else
283 /* The option machinery will define this. */
284 #endif
285
286 #define TARGET_DEFAULT (OPTION_MASK_MULTIPLE)
287
288 /* Define generic processor types based upon current deployment. */
289 #define PROCESSOR_COMMON PROCESSOR_PPC601
290 #define PROCESSOR_POWERPC PROCESSOR_PPC604
291 #define PROCESSOR_POWERPC64 PROCESSOR_RS64A
292
293 /* Define the default processor. This is overridden by other tm.h files. */
294 #define PROCESSOR_DEFAULT PROCESSOR_PPC603
295 #define PROCESSOR_DEFAULT64 PROCESSOR_RS64A
296
297 /* Specify the dialect of assembler to use. Only new mnemonics are supported
298 starting with GCC 4.8, i.e. just one dialect, but for backwards
299 compatibility with older inline asm ASSEMBLER_DIALECT needs to be
300 defined. */
301 #define ASSEMBLER_DIALECT 1
302
303 /* Debug support */
304 #define MASK_DEBUG_STACK 0x01 /* debug stack applications */
305 #define MASK_DEBUG_ARG 0x02 /* debug argument handling */
306 #define MASK_DEBUG_REG 0x04 /* debug register handling */
307 #define MASK_DEBUG_ADDR 0x08 /* debug memory addressing */
308 #define MASK_DEBUG_COST 0x10 /* debug rtx codes */
309 #define MASK_DEBUG_TARGET 0x20 /* debug target attribute/pragma */
310 #define MASK_DEBUG_BUILTIN 0x40 /* debug builtins */
311 #define MASK_DEBUG_ALL (MASK_DEBUG_STACK \
312 | MASK_DEBUG_ARG \
313 | MASK_DEBUG_REG \
314 | MASK_DEBUG_ADDR \
315 | MASK_DEBUG_COST \
316 | MASK_DEBUG_TARGET \
317 | MASK_DEBUG_BUILTIN)
318
319 #define TARGET_DEBUG_STACK (rs6000_debug & MASK_DEBUG_STACK)
320 #define TARGET_DEBUG_ARG (rs6000_debug & MASK_DEBUG_ARG)
321 #define TARGET_DEBUG_REG (rs6000_debug & MASK_DEBUG_REG)
322 #define TARGET_DEBUG_ADDR (rs6000_debug & MASK_DEBUG_ADDR)
323 #define TARGET_DEBUG_COST (rs6000_debug & MASK_DEBUG_COST)
324 #define TARGET_DEBUG_TARGET (rs6000_debug & MASK_DEBUG_TARGET)
325 #define TARGET_DEBUG_BUILTIN (rs6000_debug & MASK_DEBUG_BUILTIN)
326
327 /* Helper macros for TFmode. Quad floating point (TFmode) can be either IBM
328 long double format that uses a pair of doubles, or IEEE 128-bit floating
329 point. KFmode was added as a way to represent IEEE 128-bit floating point,
330 even if the default for long double is the IBM long double format.
331 Similarly IFmode is the IBM long double format even if the default is IEEE
332 128-bit. Don't allow IFmode if -msoft-float. */
333 #define FLOAT128_IEEE_P(MODE) \
334 ((TARGET_IEEEQUAD && TARGET_LONG_DOUBLE_128 \
335 && ((MODE) == TFmode || (MODE) == TCmode)) \
336 || ((MODE) == KFmode) || ((MODE) == KCmode))
337
338 #define FLOAT128_IBM_P(MODE) \
339 ((!TARGET_IEEEQUAD && TARGET_LONG_DOUBLE_128 \
340 && ((MODE) == TFmode || (MODE) == TCmode)) \
341 || (TARGET_HARD_FLOAT && ((MODE) == IFmode || (MODE) == ICmode)))
342
343 /* Helper macros to say whether a 128-bit floating point type can go in a
344 single vector register, or whether it needs paired scalar values. */
345 #define FLOAT128_VECTOR_P(MODE) (TARGET_FLOAT128_TYPE && FLOAT128_IEEE_P (MODE))
346
347 #define FLOAT128_2REG_P(MODE) \
348 (FLOAT128_IBM_P (MODE) \
349 || ((MODE) == TDmode) \
350 || (!TARGET_FLOAT128_TYPE && FLOAT128_IEEE_P (MODE)))
351
352 /* Return true for floating point that does not use a vector register. */
353 #define SCALAR_FLOAT_MODE_NOT_VECTOR_P(MODE) \
354 (SCALAR_FLOAT_MODE_P (MODE) && !FLOAT128_VECTOR_P (MODE))
355
356 /* Describe the vector unit used for arithmetic operations. */
357 extern enum rs6000_vector rs6000_vector_unit[];
358
359 #define VECTOR_UNIT_NONE_P(MODE) \
360 (rs6000_vector_unit[(MODE)] == VECTOR_NONE)
361
362 #define VECTOR_UNIT_VSX_P(MODE) \
363 (rs6000_vector_unit[(MODE)] == VECTOR_VSX)
364
365 #define VECTOR_UNIT_P8_VECTOR_P(MODE) \
366 (rs6000_vector_unit[(MODE)] == VECTOR_P8_VECTOR)
367
368 #define VECTOR_UNIT_ALTIVEC_P(MODE) \
369 (rs6000_vector_unit[(MODE)] == VECTOR_ALTIVEC)
370
371 #define VECTOR_UNIT_VSX_OR_P8_VECTOR_P(MODE) \
372 (IN_RANGE ((int)rs6000_vector_unit[(MODE)], \
373 (int)VECTOR_VSX, \
374 (int)VECTOR_P8_VECTOR))
375
376 /* VECTOR_UNIT_ALTIVEC_OR_VSX_P is used in places where we are using either
377 altivec (VMX) or VSX vector instructions. P8 vector support is upwards
378 compatible, so allow it as well, rather than changing all of the uses of the
379 macro. */
380 #define VECTOR_UNIT_ALTIVEC_OR_VSX_P(MODE) \
381 (IN_RANGE ((int)rs6000_vector_unit[(MODE)], \
382 (int)VECTOR_ALTIVEC, \
383 (int)VECTOR_P8_VECTOR))
384
385 /* Describe whether to use VSX loads or Altivec loads. For now, just use the
386 same unit as the vector unit we are using, but we may want to migrate to
387 using VSX style loads even for types handled by altivec. */
388 extern enum rs6000_vector rs6000_vector_mem[];
389
390 #define VECTOR_MEM_NONE_P(MODE) \
391 (rs6000_vector_mem[(MODE)] == VECTOR_NONE)
392
393 #define VECTOR_MEM_VSX_P(MODE) \
394 (rs6000_vector_mem[(MODE)] == VECTOR_VSX)
395
396 #define VECTOR_MEM_P8_VECTOR_P(MODE) \
397 (rs6000_vector_mem[(MODE)] == VECTOR_VSX)
398
399 #define VECTOR_MEM_ALTIVEC_P(MODE) \
400 (rs6000_vector_mem[(MODE)] == VECTOR_ALTIVEC)
401
402 #define VECTOR_MEM_VSX_OR_P8_VECTOR_P(MODE) \
403 (IN_RANGE ((int)rs6000_vector_mem[(MODE)], \
404 (int)VECTOR_VSX, \
405 (int)VECTOR_P8_VECTOR))
406
407 #define VECTOR_MEM_ALTIVEC_OR_VSX_P(MODE) \
408 (IN_RANGE ((int)rs6000_vector_mem[(MODE)], \
409 (int)VECTOR_ALTIVEC, \
410 (int)VECTOR_P8_VECTOR))
411
412 /* Return the alignment of a given vector type, which is set based on the
413 vector unit use. VSX for instance can load 32 or 64 bit aligned words
414 without problems, while Altivec requires 128-bit aligned vectors. */
415 extern int rs6000_vector_align[];
416
417 #define VECTOR_ALIGN(MODE) \
418 ((rs6000_vector_align[(MODE)] != 0) \
419 ? rs6000_vector_align[(MODE)] \
420 : (int)GET_MODE_BITSIZE ((MODE)))
421
422 /* Element number of the 64-bit value in a 128-bit vector that can be accessed
423 with scalar instructions. */
424 #define VECTOR_ELEMENT_SCALAR_64BIT ((BYTES_BIG_ENDIAN) ? 0 : 1)
425
426 /* Element number of the 64-bit value in a 128-bit vector that can be accessed
427 with the ISA 3.0 MFVSRLD instructions. */
428 #define VECTOR_ELEMENT_MFVSRLD_64BIT ((BYTES_BIG_ENDIAN) ? 1 : 0)
429
430 /* Alignment options for fields in structures for sub-targets following
431 AIX-like ABI.
432 ALIGN_POWER word-aligns FP doubles (default AIX ABI).
433 ALIGN_NATURAL doubleword-aligns FP doubles (align to object size).
434
435 Override the macro definitions when compiling libobjc to avoid undefined
436 reference to rs6000_alignment_flags due to library's use of GCC alignment
437 macros which use the macros below. */
438
439 #ifndef IN_TARGET_LIBS
440 #define MASK_ALIGN_POWER 0x00000000
441 #define MASK_ALIGN_NATURAL 0x00000001
442 #define TARGET_ALIGN_NATURAL (rs6000_alignment_flags & MASK_ALIGN_NATURAL)
443 #else
444 #define TARGET_ALIGN_NATURAL 0
445 #endif
446
447 /* We use values 126..128 to pick the appropriate long double type (IFmode,
448 KFmode, TFmode). */
449 #define TARGET_LONG_DOUBLE_128 (rs6000_long_double_type_size > 64)
450 #define TARGET_IEEEQUAD rs6000_ieeequad
451 #define TARGET_ALTIVEC_ABI rs6000_altivec_abi
452 #define TARGET_LDBRX (TARGET_POPCNTD || rs6000_cpu == PROCESSOR_CELL)
453
454 /* ISA 2.01 allowed FCFID to be done in 32-bit, previously it was 64-bit only.
455 Enable 32-bit fcfid's on any of the switches for newer ISA machines. */
456 #define TARGET_FCFID (TARGET_POWERPC64 \
457 || TARGET_PPC_GPOPT /* 970/power4 */ \
458 || TARGET_POPCNTB /* ISA 2.02 */ \
459 || TARGET_CMPB /* ISA 2.05 */ \
460 || TARGET_POPCNTD) /* ISA 2.06 */
461
462 #define TARGET_FCTIDZ TARGET_FCFID
463 #define TARGET_STFIWX TARGET_PPC_GFXOPT
464 #define TARGET_LFIWAX TARGET_CMPB
465 #define TARGET_LFIWZX TARGET_POPCNTD
466 #define TARGET_FCFIDS TARGET_POPCNTD
467 #define TARGET_FCFIDU TARGET_POPCNTD
468 #define TARGET_FCFIDUS TARGET_POPCNTD
469 #define TARGET_FCTIDUZ TARGET_POPCNTD
470 #define TARGET_FCTIWUZ TARGET_POPCNTD
471 #define TARGET_CTZ TARGET_MODULO
472 #define TARGET_EXTSWSLI (TARGET_MODULO && TARGET_POWERPC64)
473 #define TARGET_MADDLD TARGET_MODULO
474
475 #define TARGET_XSCVDPSPN (TARGET_DIRECT_MOVE || TARGET_P8_VECTOR)
476 #define TARGET_XSCVSPDPN (TARGET_DIRECT_MOVE || TARGET_P8_VECTOR)
477 #define TARGET_VADDUQM (TARGET_P8_VECTOR && TARGET_POWERPC64)
478 #define TARGET_DIRECT_MOVE_128 (TARGET_P9_VECTOR && TARGET_DIRECT_MOVE \
479 && TARGET_POWERPC64)
480 #define TARGET_VEXTRACTUB (TARGET_P9_VECTOR && TARGET_DIRECT_MOVE \
481 && TARGET_POWERPC64)
482
483 /* Whether we should avoid (SUBREG:SI (REG:SF) and (SUBREG:SF (REG:SI). */
484 #define TARGET_NO_SF_SUBREG TARGET_DIRECT_MOVE_64BIT
485 #define TARGET_ALLOW_SF_SUBREG (!TARGET_DIRECT_MOVE_64BIT)
486
487 /* This wants to be set for p8 and newer. On p7, overlapping unaligned
488 loads are slow. */
489 #define TARGET_EFFICIENT_OVERLAPPING_UNALIGNED TARGET_EFFICIENT_UNALIGNED_VSX
490
491 /* Byte/char syncs were added as phased in for ISA 2.06B, but are not present
492 in power7, so conditionalize them on p8 features. TImode syncs need quad
493 memory support. */
494 #define TARGET_SYNC_HI_QI (TARGET_QUAD_MEMORY \
495 || TARGET_QUAD_MEMORY_ATOMIC \
496 || TARGET_DIRECT_MOVE)
497
498 #define TARGET_SYNC_TI TARGET_QUAD_MEMORY_ATOMIC
499
500 /* Power7 has both 32-bit load and store integer for the FPRs, so we don't need
501 to allocate the SDmode stack slot to get the value into the proper location
502 in the register. */
503 #define TARGET_NO_SDMODE_STACK (TARGET_LFIWZX && TARGET_STFIWX && TARGET_DFP)
504
505 /* ISA 3.0 has new min/max functions that don't need fast math that are being
506 phased in. Min/max using FSEL or XSMAXDP/XSMINDP do not return the correct
507 answers if the arguments are not in the normal range. */
508 #define TARGET_MINMAX (TARGET_HARD_FLOAT && TARGET_PPC_GFXOPT \
509 && (TARGET_P9_MINMAX || !flag_trapping_math))
510
511 /* In switching from using target_flags to using rs6000_isa_flags, the options
512 machinery creates OPTION_MASK_<xxx> instead of MASK_<xxx>. The MASK_<xxxx>
513 options that have not yet been replaced by their OPTION_MASK_<xxx>
514 equivalents are defined here. */
515
516 #define MASK_STRICT_ALIGN OPTION_MASK_STRICT_ALIGN
517
518 #ifndef IN_LIBGCC2
519 #define MASK_POWERPC64 OPTION_MASK_POWERPC64
520 #endif
521
522 #ifdef TARGET_64BIT
523 #define MASK_64BIT OPTION_MASK_64BIT
524 #endif
525
526 #ifdef TARGET_LITTLE_ENDIAN
527 #define MASK_LITTLE_ENDIAN OPTION_MASK_LITTLE_ENDIAN
528 #endif
529
530 /* For power systems, we want to enable Altivec and VSX builtins even if the
531 user did not use -maltivec or -mvsx to allow the builtins to be used inside
532 of #pragma GCC target or the target attribute to change the code level for a
533 given system. */
534
535 #define TARGET_EXTRA_BUILTINS (TARGET_POWERPC64 \
536 || TARGET_PPC_GPOPT /* 970/power4 */ \
537 || TARGET_POPCNTB /* ISA 2.02 */ \
538 || TARGET_CMPB /* ISA 2.05 */ \
539 || TARGET_POPCNTD /* ISA 2.06 */ \
540 || TARGET_ALTIVEC \
541 || TARGET_VSX \
542 || TARGET_HARD_FLOAT)
543
544 /* E500 cores only support plain "sync", not lwsync. */
545 #define TARGET_NO_LWSYNC (rs6000_cpu == PROCESSOR_PPC8540 \
546 || rs6000_cpu == PROCESSOR_PPC8548)
547
548
549 /* Which machine supports the various reciprocal estimate instructions. */
550 #define TARGET_FRES (TARGET_HARD_FLOAT && TARGET_PPC_GFXOPT)
551
552 #define TARGET_FRE (TARGET_HARD_FLOAT \
553 && (TARGET_POPCNTB || VECTOR_UNIT_VSX_P (DFmode)))
554
555 #define TARGET_FRSQRTES (TARGET_HARD_FLOAT && TARGET_POPCNTB \
556 && TARGET_PPC_GFXOPT)
557
558 #define TARGET_FRSQRTE (TARGET_HARD_FLOAT \
559 && (TARGET_PPC_GFXOPT || VECTOR_UNIT_VSX_P (DFmode)))
560
561 /* Macro to say whether we can do optimizations where we need to do parts of
562 the calculation in 64-bit GPRs and then is transfered to the vector
563 registers. */
564 #define TARGET_DIRECT_MOVE_64BIT (TARGET_DIRECT_MOVE \
565 && TARGET_P8_VECTOR \
566 && TARGET_POWERPC64)
567
568 /* Inlining allows targets to define the meanings of bits in target_info
569 field of ipa_fn_summary by itself, the used bits for rs6000 are listed
570 below. */
571 #define RS6000_FN_TARGET_INFO_HTM 1
572
573 /* Whether the various reciprocal divide/square root estimate instructions
574 exist, and whether we should automatically generate code for the instruction
575 by default. */
576 #define RS6000_RECIP_MASK_HAVE_RE 0x1 /* have RE instruction. */
577 #define RS6000_RECIP_MASK_AUTO_RE 0x2 /* generate RE by default. */
578 #define RS6000_RECIP_MASK_HAVE_RSQRTE 0x4 /* have RSQRTE instruction. */
579 #define RS6000_RECIP_MASK_AUTO_RSQRTE 0x8 /* gen. RSQRTE by default. */
580
581 extern unsigned char rs6000_recip_bits[];
582
583 #define RS6000_RECIP_HAVE_RE_P(MODE) \
584 (rs6000_recip_bits[(int)(MODE)] & RS6000_RECIP_MASK_HAVE_RE)
585
586 #define RS6000_RECIP_AUTO_RE_P(MODE) \
587 (rs6000_recip_bits[(int)(MODE)] & RS6000_RECIP_MASK_AUTO_RE)
588
589 #define RS6000_RECIP_HAVE_RSQRTE_P(MODE) \
590 (rs6000_recip_bits[(int)(MODE)] & RS6000_RECIP_MASK_HAVE_RSQRTE)
591
592 #define RS6000_RECIP_AUTO_RSQRTE_P(MODE) \
593 (rs6000_recip_bits[(int)(MODE)] & RS6000_RECIP_MASK_AUTO_RSQRTE)
594
595 /* The default CPU for TARGET_OPTION_OVERRIDE. */
596 #define OPTION_TARGET_CPU_DEFAULT TARGET_CPU_DEFAULT
597
598 /* Target pragma. */
599 #define REGISTER_TARGET_PRAGMAS() do { \
600 c_register_pragma (0, "longcall", rs6000_pragma_longcall); \
601 targetm.target_option.pragma_parse = rs6000_pragma_target_parse; \
602 targetm.resolve_overloaded_builtin = altivec_resolve_overloaded_builtin; \
603 rs6000_target_modify_macros_ptr = rs6000_target_modify_macros; \
604 } while (0)
605
606 /* Target #defines. */
607 #define TARGET_CPU_CPP_BUILTINS() \
608 rs6000_cpu_cpp_builtins (pfile)
609
610 /* This is used by rs6000_cpu_cpp_builtins to indicate the byte order
611 we're compiling for. Some configurations may need to override it. */
612 #define RS6000_CPU_CPP_ENDIAN_BUILTINS() \
613 do \
614 { \
615 if (BYTES_BIG_ENDIAN) \
616 { \
617 builtin_define ("__BIG_ENDIAN__"); \
618 builtin_define ("_BIG_ENDIAN"); \
619 builtin_assert ("machine=bigendian"); \
620 } \
621 else \
622 { \
623 builtin_define ("__LITTLE_ENDIAN__"); \
624 builtin_define ("_LITTLE_ENDIAN"); \
625 builtin_assert ("machine=littleendian"); \
626 } \
627 } \
628 while (0)
629 \f
630 /* Target machine storage layout. */
631
632 /* Define this if most significant bit is lowest numbered
633 in instructions that operate on numbered bit-fields. */
634 /* That is true on RS/6000. */
635 #define BITS_BIG_ENDIAN 1
636
637 /* Define this if most significant byte of a word is the lowest numbered. */
638 /* That is true on RS/6000. */
639 #define BYTES_BIG_ENDIAN 1
640
641 /* Define this if most significant word of a multiword number is lowest
642 numbered.
643
644 For RS/6000 we can decide arbitrarily since there are no machine
645 instructions for them. Might as well be consistent with bits and bytes. */
646 #define WORDS_BIG_ENDIAN 1
647
648 /* This says that for the IBM long double the larger magnitude double
649 comes first. It's really a two element double array, and arrays
650 don't index differently between little- and big-endian. */
651 #define LONG_DOUBLE_LARGE_FIRST 1
652
653 #define MAX_BITS_PER_WORD 64
654
655 /* Width of a word, in units (bytes). */
656 #define UNITS_PER_WORD (! TARGET_POWERPC64 ? 4 : 8)
657 #ifdef IN_LIBGCC2
658 #define MIN_UNITS_PER_WORD UNITS_PER_WORD
659 #else
660 #define MIN_UNITS_PER_WORD 4
661 #endif
662 #define UNITS_PER_FP_WORD 8
663 #define UNITS_PER_ALTIVEC_WORD 16
664 #define UNITS_PER_VSX_WORD 16
665 #define UNITS_PER_DMR_WORD 128
666
667 /* Type used for ptrdiff_t, as a string used in a declaration. */
668 #define PTRDIFF_TYPE "int"
669
670 /* Type used for size_t, as a string used in a declaration. */
671 #define SIZE_TYPE "long unsigned int"
672
673 /* Type used for wchar_t, as a string used in a declaration. */
674 #define WCHAR_TYPE "short unsigned int"
675
676 /* Width of wchar_t in bits. */
677 #define WCHAR_TYPE_SIZE 16
678
679 /* A C expression for the size in bits of the type `short' on the
680 target machine. If you don't define this, the default is half a
681 word. (If this would be less than one storage unit, it is
682 rounded up to one unit.) */
683 #define SHORT_TYPE_SIZE 16
684
685 /* A C expression for the size in bits of the type `int' on the
686 target machine. If you don't define this, the default is one
687 word. */
688 #define INT_TYPE_SIZE 32
689
690 /* A C expression for the size in bits of the type `long' on the
691 target machine. If you don't define this, the default is one
692 word. */
693 #define LONG_TYPE_SIZE (TARGET_32BIT ? 32 : 64)
694
695 /* A C expression for the size in bits of the type `long long' on the
696 target machine. If you don't define this, the default is two
697 words. */
698 #define LONG_LONG_TYPE_SIZE 64
699
700 /* A C expression for the size in bits of the type `float' on the
701 target machine. If you don't define this, the default is one
702 word. */
703 #define FLOAT_TYPE_SIZE 32
704
705 /* A C expression for the size in bits of the type `double' on the
706 target machine. If you don't define this, the default is two
707 words. */
708 #define DOUBLE_TYPE_SIZE 64
709
710 /* A C expression for the size in bits of the type `long double' on the target
711 machine. If you don't define this, the default is two words. */
712 #define LONG_DOUBLE_TYPE_SIZE rs6000_long_double_type_size
713
714 /* Work around rs6000_long_double_type_size dependency in ada/targtyps.cc. */
715 #define WIDEST_HARDWARE_FP_SIZE 64
716
717 /* Width in bits of a pointer.
718 See also the macro `Pmode' defined below. */
719 extern unsigned rs6000_pointer_size;
720 #define POINTER_SIZE rs6000_pointer_size
721
722 /* Allocation boundary (in *bits*) for storing arguments in argument list. */
723 #define PARM_BOUNDARY (TARGET_32BIT ? 32 : 64)
724
725 /* Boundary (in *bits*) on which stack pointer should be aligned. */
726 #define STACK_BOUNDARY \
727 ((TARGET_32BIT && !TARGET_ALTIVEC && !TARGET_ALTIVEC_ABI && !TARGET_VSX) \
728 ? 64 : 128)
729
730 /* Allocation boundary (in *bits*) for the code of a function. */
731 #define FUNCTION_BOUNDARY 32
732
733 /* No data type is required to be aligned rounder than this. Warning, if
734 BIGGEST_ALIGNMENT is changed, then this may be an ABI break. An example
735 of where this can break an ABI is in GLIBC's struct _Unwind_Exception. */
736 #define BIGGEST_ALIGNMENT 128
737
738 /* Alignment of field after `int : 0' in a structure. */
739 #define EMPTY_FIELD_BOUNDARY 32
740
741 /* Every structure's size must be a multiple of this. */
742 #define STRUCTURE_SIZE_BOUNDARY 8
743
744 /* A bit-field declared as `int' forces `int' alignment for the struct. */
745 #define PCC_BITFIELD_TYPE_MATTERS 1
746
747 enum data_align { align_abi, align_opt, align_both };
748
749 /* A C expression to compute the alignment for a variables in the
750 local store. TYPE is the data type, and ALIGN is the alignment
751 that the object would ordinarily have. */
752 #define LOCAL_ALIGNMENT(TYPE, ALIGN) \
753 rs6000_data_alignment (TYPE, ALIGN, align_both)
754
755 /* Make arrays of chars word-aligned for the same reasons. */
756 #define DATA_ALIGNMENT(TYPE, ALIGN) \
757 rs6000_data_alignment (TYPE, ALIGN, align_opt)
758
759 /* Align vectors to 128 bits. */
760 #define DATA_ABI_ALIGNMENT(TYPE, ALIGN) \
761 rs6000_data_alignment (TYPE, ALIGN, align_abi)
762
763 /* Nonzero if move instructions will actually fail to work
764 when given unaligned data. */
765 #define STRICT_ALIGNMENT 0
766 \f
767 /* Standard register usage. */
768
769 /* Number of actual hardware registers.
770 The hardware registers are assigned numbers for the compiler
771 from 0 to just below FIRST_PSEUDO_REGISTER.
772 All registers that the compiler knows about must be given numbers,
773 even those that are not normally considered general registers.
774
775 RS/6000 has 32 fixed-point registers, 32 floating-point registers,
776 a count register, a link register, and 8 condition register fields,
777 which we view here as separate registers. AltiVec adds 32 vector
778 registers and a VRsave register.
779
780 In addition, the difference between the frame and argument pointers is
781 a function of the number of registers saved, so we need to have a
782 register for AP that will later be eliminated in favor of SP or FP.
783 This is a normal register, but it is fixed.
784
785 We also create a pseudo register for float/int conversions, that will
786 really represent the memory location used. It is represented here as
787 a register, in order to work around problems in allocating stack storage
788 in inline functions.
789
790 Another pseudo (not included in DWARF_FRAME_REGISTERS) is soft frame
791 pointer, which is eventually eliminated in favor of SP or FP. */
792
793 #define FIRST_PSEUDO_REGISTER 119
794
795 /* Use standard DWARF numbering for DWARF debugging information. */
796 #define DEBUGGER_REGNO(REGNO) rs6000_debugger_regno ((REGNO), 0)
797
798 /* Use gcc hard register numbering for eh_frame. */
799 #define DWARF_FRAME_REGNUM(REGNO) (REGNO)
800
801 /* Map register numbers held in the call frame info that gcc has
802 collected using DWARF_FRAME_REGNUM to those that should be output in
803 .debug_frame and .eh_frame. */
804 #define DWARF2_FRAME_REG_OUT(REGNO, FOR_EH) \
805 rs6000_debugger_regno ((REGNO), (FOR_EH) ? 2 : 1)
806
807 /* 1 for registers that have pervasive standard uses
808 and are not available for the register allocator.
809
810 On RS/6000, r1 is used for the stack. On Darwin, r2 is available
811 as a local register; for all other OS's r2 is the TOC pointer.
812
813 On System V implementations, r13 is fixed and not available for use. */
814
815 #define FIXED_REGISTERS \
816 {/* GPRs */ \
817 0, 1, FIXED_R2, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, FIXED_R13, 0, 0, \
818 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, \
819 /* FPRs */ \
820 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, \
821 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, \
822 /* VRs */ \
823 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, \
824 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, \
825 /* lr ctr ca ap */ \
826 0, 0, 1, 1, \
827 /* cr0..cr7 */ \
828 0, 0, 0, 0, 0, 0, 0, 0, \
829 /* vrsave vscr sfp */ \
830 1, 1, 1, \
831 /* DMR registers. */ \
832 0, 0, 0, 0, 0, 0, 0, 0 \
833 }
834
835 /* Like `CALL_USED_REGISTERS' except this macro doesn't require that
836 the entire set of `FIXED_REGISTERS' be included.
837 (`CALL_USED_REGISTERS' must be a superset of `FIXED_REGISTERS').
838 This macro is optional. If not specified, it defaults to the value
839 of `CALL_USED_REGISTERS'. */
840
841 #define CALL_REALLY_USED_REGISTERS \
842 {/* GPRs */ \
843 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, FIXED_R13, 0, 0, \
844 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, \
845 /* FPRs */ \
846 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 0, 0, \
847 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, \
848 /* VRs */ \
849 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, \
850 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, \
851 /* lr ctr ca ap */ \
852 1, 1, 1, 1, \
853 /* cr0..cr7 */ \
854 1, 1, 0, 0, 0, 1, 1, 1, \
855 /* vrsave vscr sfp */ \
856 0, 0, 0, \
857 /* DMR registers. */ \
858 0, 0, 0, 0, 0, 0, 0, 0 \
859 }
860
861 #define TOTAL_ALTIVEC_REGS (LAST_ALTIVEC_REGNO - FIRST_ALTIVEC_REGNO + 1)
862
863 #define FIRST_SAVED_ALTIVEC_REGNO (FIRST_ALTIVEC_REGNO+20)
864 #define FIRST_SAVED_FP_REGNO (14+32)
865 #define FIRST_SAVED_GP_REGNO (FIXED_R13 ? 14 : 13)
866
867 /* List the order in which to allocate registers. Each register must be
868 listed once, even those in FIXED_REGISTERS.
869
870 We allocate in the following order:
871 fp0 (not saved or used for anything)
872 fp13 - fp2 (not saved; incoming fp arg registers)
873 fp1 (not saved; return value)
874 fp31 - fp14 (saved; order given to save least number)
875 cr7, cr5 (not saved or special)
876 cr6 (not saved, but used for vector operations)
877 cr1 (not saved, but used for FP operations)
878 cr0 (not saved, but used for arithmetic operations)
879 cr4, cr3, cr2 (saved)
880 r9 (not saved; best for TImode)
881 r10, r8-r4 (not saved; highest first for less conflict with params)
882 r3 (not saved; return value register)
883 r11 (not saved; later alloc to help shrink-wrap)
884 r0 (not saved; cannot be base reg)
885 r31 - r13 (saved; order given to save least number)
886 r12 (not saved; if used for DImode or DFmode would use r13)
887 ctr (not saved; when we have the choice ctr is better)
888 lr (saved)
889 r1, r2, ap, ca (fixed)
890 v0 - v1 (not saved or used for anything)
891 v13 - v3 (not saved; incoming vector arg registers)
892 v2 (not saved; incoming vector arg reg; return value)
893 v19 - v14 (not saved or used for anything)
894 v31 - v20 (saved; order given to save least number)
895 dmr0 - dmr7 (not saved)
896 vrsave, vscr (fixed)
897 sfp (fixed)
898 */
899
900 #if FIXED_R2 == 1
901 #define MAYBE_R2_AVAILABLE
902 #define MAYBE_R2_FIXED 2,
903 #else
904 #define MAYBE_R2_AVAILABLE 2,
905 #define MAYBE_R2_FIXED
906 #endif
907
908 #if FIXED_R13 == 1
909 #define EARLY_R12 12,
910 #define LATE_R12
911 #else
912 #define EARLY_R12
913 #define LATE_R12 12,
914 #endif
915
916 #define REG_ALLOC_ORDER \
917 {32, \
918 /* move fr13 (ie 45) later, so if we need TFmode, it does */ \
919 /* not use fr14 which is a saved register. */ \
920 44, 43, 42, 41, 40, 39, 38, 37, 36, 35, 34, 45, \
921 33, \
922 63, 62, 61, 60, 59, 58, 57, 56, 55, 54, 53, 52, 51, \
923 50, 49, 48, 47, 46, \
924 100, 107, 105, 106, 101, 104, 103, 102, \
925 MAYBE_R2_AVAILABLE \
926 9, 10, 8, 7, 6, 5, 4, \
927 3, EARLY_R12 11, 0, \
928 31, 30, 29, 28, 27, 26, 25, 24, 23, 22, 21, 20, 19, \
929 18, 17, 16, 15, 14, 13, LATE_R12 \
930 97, 96, \
931 1, MAYBE_R2_FIXED 99, 98, \
932 /* AltiVec registers. */ \
933 64, 65, \
934 77, 76, 75, 74, 73, 72, 71, 70, 69, 68, 67, \
935 66, \
936 83, 82, 81, 80, 79, 78, \
937 95, 94, 93, 92, 91, 90, 89, 88, 87, 86, 85, 84, \
938 /* DMR registers. */ \
939 111, 112, 113, 114, 115, 116, 117, 118, \
940 /* Vrsave, vscr, sfp. */ \
941 108, 109, \
942 110 \
943 }
944
945 /* True if register is floating-point. */
946 #define FP_REGNO_P(N) ((N) >= 32 && (N) <= 63)
947
948 /* True if register is a condition register. */
949 #define CR_REGNO_P(N) ((N) >= CR0_REGNO && (N) <= CR7_REGNO)
950
951 /* True if register is a condition register, but not cr0. */
952 #define CR_REGNO_NOT_CR0_P(N) ((N) >= CR1_REGNO && (N) <= CR7_REGNO)
953
954 /* True if register is an integer register. */
955 #define INT_REGNO_P(N) \
956 ((N) <= 31 || (N) == ARG_POINTER_REGNUM || (N) == FRAME_POINTER_REGNUM)
957
958 /* True if register is the CA register. */
959 #define CA_REGNO_P(N) ((N) == CA_REGNO)
960
961 /* True if register is an AltiVec register. */
962 #define ALTIVEC_REGNO_P(N) ((N) >= FIRST_ALTIVEC_REGNO && (N) <= LAST_ALTIVEC_REGNO)
963
964 /* True if register is a VSX register. */
965 #define VSX_REGNO_P(N) (FP_REGNO_P (N) || ALTIVEC_REGNO_P (N))
966
967 /* True if register is a DMR register. */
968 #define DMR_REGNO_P(N) ((N) >= FIRST_DMR_REGNO && (N) <= LAST_DMR_REGNO)
969
970 /* Alternate name for any vector register supporting floating point, no matter
971 which instruction set(s) are available. */
972 #define VFLOAT_REGNO_P(N) \
973 (ALTIVEC_REGNO_P (N) || (TARGET_VSX && FP_REGNO_P (N)))
974
975 /* Alternate name for any vector register supporting integer, no matter which
976 instruction set(s) are available. */
977 #define VINT_REGNO_P(N) ALTIVEC_REGNO_P (N)
978
979 /* Alternate name for any vector register supporting logical operations, no
980 matter which instruction set(s) are available. Allow GPRs as well as the
981 vector registers. */
982 #define VLOGICAL_REGNO_P(N) \
983 (INT_REGNO_P (N) || ALTIVEC_REGNO_P (N) \
984 || (TARGET_VSX && FP_REGNO_P (N))) \
985
986 /* When setting up caller-save slots (MODE == VOIDmode) ensure we allocate
987 enough space to account for vectors in FP regs. However, TFmode/TDmode
988 should not use VSX instructions to do a caller save. */
989 #define HARD_REGNO_CALLER_SAVE_MODE(REGNO, NREGS, MODE) \
990 ((NREGS) <= rs6000_hard_regno_nregs[MODE][REGNO] \
991 ? (MODE) \
992 : TARGET_VSX \
993 && ((MODE) == VOIDmode || ALTIVEC_OR_VSX_VECTOR_MODE (MODE)) \
994 && FP_REGNO_P (REGNO) \
995 ? V2DFmode \
996 : FLOAT128_IBM_P (MODE) && FP_REGNO_P (REGNO) \
997 ? DFmode \
998 : (MODE) == TDmode && FP_REGNO_P (REGNO) \
999 ? DImode \
1000 : choose_hard_reg_mode ((REGNO), (NREGS), NULL))
1001
1002 #define VSX_VECTOR_MODE(MODE) \
1003 ((MODE) == V4SFmode \
1004 || (MODE) == V2DFmode) \
1005
1006 /* Modes that are not vectors, but require vector alignment. Treat these like
1007 vectors in terms of loads and stores. */
1008 #define VECTOR_ALIGNMENT_P(MODE) \
1009 (FLOAT128_VECTOR_P (MODE) || (MODE) == OOmode || (MODE) == XOmode \
1010 || (MODE) == TDOmode)
1011
1012 #define ALTIVEC_VECTOR_MODE(MODE) \
1013 ((MODE) == V16QImode \
1014 || (MODE) == V8HImode \
1015 || (MODE) == V4SFmode \
1016 || (MODE) == V4SImode \
1017 || VECTOR_ALIGNMENT_P (MODE))
1018
1019 #define ALTIVEC_OR_VSX_VECTOR_MODE(MODE) \
1020 (ALTIVEC_VECTOR_MODE (MODE) || VSX_VECTOR_MODE (MODE) \
1021 || (MODE) == V2DImode || (MODE) == V1TImode)
1022
1023 /* Post-reload, we can't use any new AltiVec registers, as we already
1024 emitted the vrsave mask. */
1025
1026 #define HARD_REGNO_RENAME_OK(SRC, DST) \
1027 (! ALTIVEC_REGNO_P (DST) || df_regs_ever_live_p (DST))
1028
1029 /* Specify the cost of a branch insn; roughly the number of extra insns that
1030 should be added to avoid a branch.
1031
1032 Set this to 3 on the RS/6000 since that is roughly the average cost of an
1033 unscheduled conditional branch. */
1034
1035 #define BRANCH_COST(speed_p, predictable_p) 3
1036
1037 /* Override BRANCH_COST heuristic which empirically produces worse
1038 performance for removing short circuiting from the logical ops. */
1039
1040 #define LOGICAL_OP_NON_SHORT_CIRCUIT 0
1041
1042 /* Specify the registers used for certain standard purposes.
1043 The values of these macros are register numbers. */
1044
1045 /* RS/6000 pc isn't overloaded on a register that the compiler knows about. */
1046 /* #define PC_REGNUM */
1047
1048 /* Register to use for pushing function arguments. */
1049 #define STACK_POINTER_REGNUM 1
1050
1051 /* Base register for access to local variables of the function. */
1052 #define HARD_FRAME_POINTER_REGNUM 31
1053
1054 /* Base register for access to local variables of the function. */
1055 #define FRAME_POINTER_REGNUM 110
1056
1057 /* Base register for access to arguments of the function. */
1058 #define ARG_POINTER_REGNUM 99
1059
1060 /* Place to put static chain when calling a function that requires it. */
1061 #define STATIC_CHAIN_REGNUM 11
1062
1063 /* Base register for access to thread local storage variables. */
1064 #define TLS_REGNUM ((TARGET_64BIT) ? 13 : 2)
1065
1066 \f
1067 /* Define the classes of registers for register constraints in the
1068 machine description. Also define ranges of constants.
1069
1070 One of the classes must always be named ALL_REGS and include all hard regs.
1071 If there is more than one class, another class must be named NO_REGS
1072 and contain no registers.
1073
1074 The name GENERAL_REGS must be the name of a class (or an alias for
1075 another name such as ALL_REGS). This is the class of registers
1076 that is allowed by "g" or "r" in a register constraint.
1077 Also, registers outside this class are allocated only when
1078 instructions express preferences for them.
1079
1080 The classes must be numbered in nondecreasing order; that is,
1081 a larger-numbered class must never be contained completely
1082 in a smaller-numbered class.
1083
1084 For any two classes, it is very desirable that there be another
1085 class that represents their union. */
1086
1087 /* The RS/6000 has three types of registers, fixed-point, floating-point, and
1088 condition registers, plus three special registers, CTR, and the link
1089 register. AltiVec adds a vector register class. VSX registers overlap the
1090 FPR registers and the Altivec registers.
1091
1092 However, r0 is special in that it cannot be used as a base register.
1093 So make a class for registers valid as base registers.
1094
1095 Also, cr0 is the only condition code register that can be used in
1096 arithmetic insns, so make a separate class for it. */
1097
1098 enum reg_class
1099 {
1100 NO_REGS,
1101 BASE_REGS,
1102 GENERAL_REGS,
1103 FLOAT_REGS,
1104 ALTIVEC_REGS,
1105 VSX_REGS,
1106 DM_REGS,
1107 VRSAVE_REGS,
1108 VSCR_REGS,
1109 GEN_OR_FLOAT_REGS,
1110 GEN_OR_VSX_REGS,
1111 LINK_REGS,
1112 CTR_REGS,
1113 LINK_OR_CTR_REGS,
1114 SPECIAL_REGS,
1115 SPEC_OR_GEN_REGS,
1116 CR0_REGS,
1117 CR_REGS,
1118 NON_FLOAT_REGS,
1119 CA_REGS,
1120 ALL_REGS,
1121 LIM_REG_CLASSES
1122 };
1123
1124 #define N_REG_CLASSES (int) LIM_REG_CLASSES
1125
1126 /* Give names of register classes as strings for dump file. */
1127
1128 #define REG_CLASS_NAMES \
1129 { \
1130 "NO_REGS", \
1131 "BASE_REGS", \
1132 "GENERAL_REGS", \
1133 "FLOAT_REGS", \
1134 "ALTIVEC_REGS", \
1135 "VSX_REGS", \
1136 "DM_REGS", \
1137 "VRSAVE_REGS", \
1138 "VSCR_REGS", \
1139 "GEN_OR_FLOAT_REGS", \
1140 "GEN_OR_VSX_REGS", \
1141 "LINK_REGS", \
1142 "CTR_REGS", \
1143 "LINK_OR_CTR_REGS", \
1144 "SPECIAL_REGS", \
1145 "SPEC_OR_GEN_REGS", \
1146 "CR0_REGS", \
1147 "CR_REGS", \
1148 "NON_FLOAT_REGS", \
1149 "CA_REGS", \
1150 "ALL_REGS" \
1151 }
1152
1153 /* Define which registers fit in which classes.
1154 This is an initializer for a vector of HARD_REG_SET
1155 of length N_REG_CLASSES. */
1156
1157 #define REG_CLASS_CONTENTS \
1158 { \
1159 /* NO_REGS. */ \
1160 { 0x00000000, 0x00000000, 0x00000000, 0x00000000 }, \
1161 /* BASE_REGS. */ \
1162 { 0xfffffffe, 0x00000000, 0x00000000, 0x00004008 }, \
1163 /* GENERAL_REGS. */ \
1164 { 0xffffffff, 0x00000000, 0x00000000, 0x00004008 }, \
1165 /* FLOAT_REGS. */ \
1166 { 0x00000000, 0xffffffff, 0x00000000, 0x00000000 }, \
1167 /* ALTIVEC_REGS. */ \
1168 { 0x00000000, 0x00000000, 0xffffffff, 0x00000000 }, \
1169 /* VSX_REGS. */ \
1170 { 0x00000000, 0xffffffff, 0xffffffff, 0x00000000 }, \
1171 /* DM_REGS. */ \
1172 { 0x00000000, 0x00000000, 0x00000000, 0x007f8000 }, \
1173 /* VRSAVE_REGS. */ \
1174 { 0x00000000, 0x00000000, 0x00000000, 0x00001000 }, \
1175 /* VSCR_REGS. */ \
1176 { 0x00000000, 0x00000000, 0x00000000, 0x00002000 }, \
1177 /* GEN_OR_FLOAT_REGS. */ \
1178 { 0xffffffff, 0xffffffff, 0x00000000, 0x00004008 }, \
1179 /* GEN_OR_VSX_REGS. */ \
1180 { 0xffffffff, 0xffffffff, 0xffffffff, 0x00004008 }, \
1181 /* LINK_REGS. */ \
1182 { 0x00000000, 0x00000000, 0x00000000, 0x00000001 }, \
1183 /* CTR_REGS. */ \
1184 { 0x00000000, 0x00000000, 0x00000000, 0x00000002 }, \
1185 /* LINK_OR_CTR_REGS. */ \
1186 { 0x00000000, 0x00000000, 0x00000000, 0x00000003 }, \
1187 /* SPECIAL_REGS. */ \
1188 { 0x00000000, 0x00000000, 0x00000000, 0x00001003 }, \
1189 /* SPEC_OR_GEN_REGS. */ \
1190 { 0xffffffff, 0x00000000, 0x00000000, 0x0000500b }, \
1191 /* CR0_REGS. */ \
1192 { 0x00000000, 0x00000000, 0x00000000, 0x00000010 }, \
1193 /* CR_REGS. */ \
1194 { 0x00000000, 0x00000000, 0x00000000, 0x00000ff0 }, \
1195 /* NON_FLOAT_REGS. */ \
1196 { 0xffffffff, 0x00000000, 0x00000000, 0x00004ffb }, \
1197 /* CA_REGS. */ \
1198 { 0x00000000, 0x00000000, 0x00000000, 0x00000004 }, \
1199 /* ALL_REGS. */ \
1200 { 0xffffffff, 0xffffffff, 0xffffffff, 0x007fffff } \
1201 }
1202
1203 /* The same information, inverted:
1204 Return the class number of the smallest class containing
1205 reg number REGNO. This could be a conditional expression
1206 or could index an array. */
1207
1208 extern enum reg_class rs6000_regno_regclass[FIRST_PSEUDO_REGISTER];
1209
1210 #define REGNO_REG_CLASS(REGNO) \
1211 (gcc_checking_assert (IN_RANGE ((REGNO), 0, FIRST_PSEUDO_REGISTER-1)),\
1212 rs6000_regno_regclass[(REGNO)])
1213
1214 /* Register classes for various constraints that are based on the target
1215 switches. */
1216 enum r6000_reg_class_enum {
1217 RS6000_CONSTRAINT_d, /* FPR registers */
1218 RS6000_CONSTRAINT_v, /* Altivec registers */
1219 RS6000_CONSTRAINT_wa, /* Any VSX register */
1220 RS6000_CONSTRAINT_we, /* VSX register if ISA 3.0 vector. */
1221 RS6000_CONSTRAINT_wr, /* GPR register if 64-bit */
1222 RS6000_CONSTRAINT_wx, /* FPR register for STFIWX */
1223 RS6000_CONSTRAINT_wA, /* BASE_REGS if 64-bit. */
1224 RS6000_CONSTRAINT_wD, /* Accumulator regs if MMA/Dense Math. */
1225 RS6000_CONSTRAINT_MAX
1226 };
1227
1228 extern enum reg_class rs6000_constraints[RS6000_CONSTRAINT_MAX];
1229
1230 /* The class value for index registers, and the one for base regs. */
1231 #define INDEX_REG_CLASS GENERAL_REGS
1232 #define BASE_REG_CLASS BASE_REGS
1233
1234 /* Return whether a given register class can hold VSX objects. */
1235 #define VSX_REG_CLASS_P(CLASS) \
1236 ((CLASS) == VSX_REGS || (CLASS) == FLOAT_REGS || (CLASS) == ALTIVEC_REGS)
1237
1238 /* Return whether a given register class targets general purpose registers. */
1239 #define GPR_REG_CLASS_P(CLASS) ((CLASS) == GENERAL_REGS || (CLASS) == BASE_REGS)
1240
1241 /* Given an rtx X being reloaded into a reg required to be
1242 in class CLASS, return the class of reg to actually use.
1243 In general this is just CLASS; but on some machines
1244 in some cases it is preferable to use a more restrictive class.
1245
1246 On the RS/6000, we have to return NO_REGS when we want to reload a
1247 floating-point CONST_DOUBLE to force it to be copied to memory.
1248
1249 We also don't want to reload integer values into floating-point
1250 registers if we can at all help it. In fact, this can
1251 cause reload to die, if it tries to generate a reload of CTR
1252 into a FP register and discovers it doesn't have the memory location
1253 required.
1254
1255 ??? Would it be a good idea to have reload do the converse, that is
1256 try to reload floating modes into FP registers if possible?
1257 */
1258
1259 #define PREFERRED_RELOAD_CLASS(X,CLASS) \
1260 rs6000_preferred_reload_class_ptr (X, CLASS)
1261
1262 /* Return the register class of a scratch register needed to copy IN into
1263 or out of a register in CLASS in MODE. If it can be done directly,
1264 NO_REGS is returned. */
1265
1266 #define SECONDARY_RELOAD_CLASS(CLASS,MODE,IN) \
1267 rs6000_secondary_reload_class_ptr (CLASS, MODE, IN)
1268
1269 /* Return the maximum number of consecutive registers
1270 needed to represent mode MODE in a register of class CLASS.
1271
1272 On RS/6000, this is the size of MODE in words, except in the FP regs, where
1273 a single reg is enough for two words, unless we have VSX, where the FP
1274 registers can hold 128 bits. */
1275 #define CLASS_MAX_NREGS(CLASS, MODE) rs6000_class_max_nregs[(MODE)][(CLASS)]
1276
1277 /* Stack layout; function entry, exit and calling. */
1278
1279 /* Define this if pushing a word on the stack
1280 makes the stack pointer a smaller address. */
1281 #define STACK_GROWS_DOWNWARD 1
1282
1283 /* Offsets recorded in opcodes are a multiple of this alignment factor. */
1284 #define DWARF_CIE_DATA_ALIGNMENT (-((int) (TARGET_32BIT ? 4 : 8)))
1285
1286 /* Define this to nonzero if the nominal address of the stack frame
1287 is at the high-address end of the local variables;
1288 that is, each additional local variable allocated
1289 goes at a more negative offset in the frame.
1290
1291 On the RS/6000, we grow upwards, from the area after the outgoing
1292 arguments. */
1293 #define FRAME_GROWS_DOWNWARD (flag_stack_protect != 0 \
1294 || (flag_sanitize & SANITIZE_ADDRESS) != 0)
1295
1296 /* Size of the fixed area on the stack */
1297 #define RS6000_SAVE_AREA \
1298 ((DEFAULT_ABI == ABI_V4 ? 8 : DEFAULT_ABI == ABI_ELFv2 ? 16 : 24) \
1299 << (TARGET_64BIT ? 1 : 0))
1300
1301 /* Stack offset for toc save slot. */
1302 #define RS6000_TOC_SAVE_SLOT \
1303 ((DEFAULT_ABI == ABI_ELFv2 ? 12 : 20) << (TARGET_64BIT ? 1 : 0))
1304
1305 /* Align an address */
1306 #define RS6000_ALIGN(n,a) ROUND_UP ((n), (a))
1307
1308 /* Offset within stack frame to start allocating local variables at.
1309 If FRAME_GROWS_DOWNWARD, this is the offset to the END of the
1310 first local allocated. Otherwise, it is the offset to the BEGINNING
1311 of the first local allocated.
1312
1313 On the RS/6000, the frame pointer is the same as the stack pointer,
1314 except for dynamic allocations. So we start after the fixed area and
1315 outgoing parameter area.
1316
1317 If the function uses dynamic stack space (CALLS_ALLOCA is set), that
1318 space needs to be aligned to STACK_BOUNDARY, i.e. the sum of the
1319 sizes of the fixed area and the parameter area must be a multiple of
1320 STACK_BOUNDARY. */
1321
1322 #define RS6000_STARTING_FRAME_OFFSET \
1323 (cfun->calls_alloca \
1324 ? (RS6000_ALIGN (crtl->outgoing_args_size + RS6000_SAVE_AREA, \
1325 (TARGET_ALTIVEC || TARGET_VSX) ? 16 : 8 )) \
1326 : (RS6000_ALIGN (crtl->outgoing_args_size, \
1327 (TARGET_ALTIVEC || TARGET_VSX) ? 16 : 8) \
1328 + RS6000_SAVE_AREA))
1329
1330 /* Offset from the stack pointer register to an item dynamically
1331 allocated on the stack, e.g., by `alloca'.
1332
1333 The default value for this macro is `STACK_POINTER_OFFSET' plus the
1334 length of the outgoing arguments. The default is correct for most
1335 machines. See `function.cc' for details.
1336
1337 This value must be a multiple of STACK_BOUNDARY (hard coded in
1338 `emit-rtl.cc'). */
1339 #define STACK_DYNAMIC_OFFSET(FUNDECL) \
1340 RS6000_ALIGN (crtl->outgoing_args_size.to_constant () \
1341 + STACK_POINTER_OFFSET, \
1342 (TARGET_ALTIVEC || TARGET_VSX) ? 16 : 8)
1343
1344 /* If we generate an insn to push BYTES bytes,
1345 this says how many the stack pointer really advances by.
1346 On RS/6000, don't define this because there are no push insns. */
1347 /* #define PUSH_ROUNDING(BYTES) */
1348
1349 /* Offset of first parameter from the argument pointer register value.
1350 On the RS/6000, we define the argument pointer to the start of the fixed
1351 area. */
1352 #define FIRST_PARM_OFFSET(FNDECL) RS6000_SAVE_AREA
1353
1354 /* Offset from the argument pointer register value to the top of
1355 stack. This is different from FIRST_PARM_OFFSET because of the
1356 register save area. */
1357 #define ARG_POINTER_CFA_OFFSET(FNDECL) 0
1358
1359 /* Define this if stack space is still allocated for a parameter passed
1360 in a register. The value is the number of bytes allocated to this
1361 area. */
1362 #define REG_PARM_STACK_SPACE(FNDECL) \
1363 rs6000_reg_parm_stack_space ((FNDECL), false)
1364
1365 /* Define this macro if space guaranteed when compiling a function body
1366 is different to space required when making a call, a situation that
1367 can arise with K&R style function definitions. */
1368 #define INCOMING_REG_PARM_STACK_SPACE(FNDECL) \
1369 rs6000_reg_parm_stack_space ((FNDECL), true)
1370
1371 /* Define this if the above stack space is to be considered part of the
1372 space allocated by the caller. */
1373 #define OUTGOING_REG_PARM_STACK_SPACE(FNTYPE) 1
1374
1375 /* This is the difference between the logical top of stack and the actual sp.
1376
1377 For the RS/6000, sp points past the fixed area. */
1378 #define STACK_POINTER_OFFSET RS6000_SAVE_AREA
1379
1380 /* Define this if the maximum size of all the outgoing args is to be
1381 accumulated and pushed during the prologue. The amount can be
1382 found in the variable crtl->outgoing_args_size. */
1383 #define ACCUMULATE_OUTGOING_ARGS 1
1384
1385 /* Define how to find the value returned by a library function
1386 assuming the value has mode MODE. */
1387
1388 #define LIBCALL_VALUE(MODE) rs6000_libcall_value ((MODE))
1389
1390 /* DRAFT_V4_STRUCT_RET defaults off. */
1391 #define DRAFT_V4_STRUCT_RET 0
1392
1393 /* Let TARGET_RETURN_IN_MEMORY control what happens. */
1394 #define DEFAULT_PCC_STRUCT_RETURN 0
1395
1396 /* Mode of stack savearea.
1397 FUNCTION is VOIDmode because calling convention maintains SP.
1398 BLOCK needs Pmode for SP.
1399 NONLOCAL needs twice Pmode to maintain both backchain and SP. */
1400 #define STACK_SAVEAREA_MODE(LEVEL) \
1401 (LEVEL == SAVE_FUNCTION ? VOIDmode \
1402 : LEVEL == SAVE_NONLOCAL ? (TARGET_32BIT ? DImode : PTImode) : Pmode)
1403
1404 /* Minimum and maximum general purpose registers used to hold arguments. */
1405 #define GP_ARG_MIN_REG 3
1406 #define GP_ARG_MAX_REG 10
1407 #define GP_ARG_NUM_REG (GP_ARG_MAX_REG - GP_ARG_MIN_REG + 1)
1408
1409 /* Minimum and maximum floating point registers used to hold arguments. */
1410 #define FP_ARG_MIN_REG 33
1411 #define FP_ARG_AIX_MAX_REG 45
1412 #define FP_ARG_V4_MAX_REG 40
1413 #define FP_ARG_MAX_REG (DEFAULT_ABI == ABI_V4 \
1414 ? FP_ARG_V4_MAX_REG : FP_ARG_AIX_MAX_REG)
1415 #define FP_ARG_NUM_REG (FP_ARG_MAX_REG - FP_ARG_MIN_REG + 1)
1416
1417 /* Minimum and maximum AltiVec registers used to hold arguments. */
1418 #define ALTIVEC_ARG_MIN_REG (FIRST_ALTIVEC_REGNO + 2)
1419 #define ALTIVEC_ARG_MAX_REG (ALTIVEC_ARG_MIN_REG + 11)
1420 #define ALTIVEC_ARG_NUM_REG (ALTIVEC_ARG_MAX_REG - ALTIVEC_ARG_MIN_REG + 1)
1421
1422 /* Maximum number of registers per ELFv2 homogeneous aggregate argument. */
1423 #define AGGR_ARG_NUM_REG 8
1424
1425 /* Return registers */
1426 #define GP_ARG_RETURN GP_ARG_MIN_REG
1427 #define FP_ARG_RETURN FP_ARG_MIN_REG
1428 #define ALTIVEC_ARG_RETURN (FIRST_ALTIVEC_REGNO + 2)
1429 #define FP_ARG_MAX_RETURN (DEFAULT_ABI != ABI_ELFv2 ? FP_ARG_RETURN \
1430 : (FP_ARG_RETURN + AGGR_ARG_NUM_REG - 1))
1431 #define ALTIVEC_ARG_MAX_RETURN (DEFAULT_ABI != ABI_ELFv2 \
1432 ? (ALTIVEC_ARG_RETURN \
1433 + (TARGET_FLOAT128_TYPE ? 1 : 0)) \
1434 : (ALTIVEC_ARG_RETURN + AGGR_ARG_NUM_REG - 1))
1435
1436 /* Flags for the call/call_value rtl operations set up by function_arg */
1437 #define CALL_NORMAL 0x00000000 /* no special processing */
1438 /* Bits in 0x00000001 are unused. */
1439 #define CALL_V4_CLEAR_FP_ARGS 0x00000002 /* V.4, no FP args passed */
1440 #define CALL_V4_SET_FP_ARGS 0x00000004 /* V.4, FP args were passed */
1441 #define CALL_LONG 0x00000008 /* always call indirect */
1442 #define CALL_LIBCALL 0x00000010 /* libcall */
1443
1444 /* Identify PLT sequence for rs6000_pltseq_template. */
1445 enum rs6000_pltseq_enum {
1446 RS6000_PLTSEQ_TOCSAVE,
1447 RS6000_PLTSEQ_PLT16_HA,
1448 RS6000_PLTSEQ_PLT16_LO,
1449 RS6000_PLTSEQ_MTCTR,
1450 RS6000_PLTSEQ_PLT_PCREL34
1451 };
1452
1453 #define IS_V4_FP_ARGS(OP) \
1454 ((INTVAL (OP) & (CALL_V4_CLEAR_FP_ARGS | CALL_V4_SET_FP_ARGS)) != 0)
1455
1456 /* We don't have prologue and epilogue functions to save/restore
1457 everything for most ABIs. */
1458 #define WORLD_SAVE_P(INFO) 0
1459
1460 /* 1 if N is a possible register number for a function value
1461 as seen by the caller.
1462
1463 On RS/6000, this is r3, fp1, and v2 (for AltiVec). */
1464 #define FUNCTION_VALUE_REGNO_P(N) \
1465 ((N) == GP_ARG_RETURN \
1466 || (IN_RANGE ((N), FP_ARG_RETURN, FP_ARG_MAX_RETURN) \
1467 && TARGET_HARD_FLOAT) \
1468 || (IN_RANGE ((N), ALTIVEC_ARG_RETURN, ALTIVEC_ARG_MAX_RETURN) \
1469 && TARGET_ALTIVEC && TARGET_ALTIVEC_ABI))
1470
1471 /* 1 if N is a possible register number for function argument passing.
1472 On RS/6000, these are r3-r10 and fp1-fp13.
1473 On AltiVec, v2 - v13 are used for passing vectors. */
1474 #define FUNCTION_ARG_REGNO_P(N) \
1475 (IN_RANGE ((N), GP_ARG_MIN_REG, GP_ARG_MAX_REG) \
1476 || (IN_RANGE ((N), ALTIVEC_ARG_MIN_REG, ALTIVEC_ARG_MAX_REG) \
1477 && TARGET_ALTIVEC && TARGET_ALTIVEC_ABI) \
1478 || (IN_RANGE ((N), FP_ARG_MIN_REG, FP_ARG_MAX_REG) \
1479 && TARGET_HARD_FLOAT))
1480 \f
1481 /* Define a data type for recording info about an argument list
1482 during the scan of that argument list. This data type should
1483 hold all necessary information about the function itself
1484 and about the args processed so far, enough to enable macros
1485 such as FUNCTION_ARG to determine where the next arg should go.
1486
1487 On the RS/6000, this is a structure. The first element is the number of
1488 total argument words, the second is used to store the next
1489 floating-point register number, and the third says how many more args we
1490 have prototype types for.
1491
1492 For ABI_V4, we treat these slightly differently -- `sysv_gregno' is
1493 the next available GP register, `fregno' is the next available FP
1494 register, and `words' is the number of words used on the stack.
1495
1496 The varargs/stdarg support requires that this structure's size
1497 be a multiple of sizeof(int). */
1498
1499 typedef struct rs6000_args
1500 {
1501 int words; /* # words used for passing GP registers */
1502 int fregno; /* next available FP register */
1503 int vregno; /* next available AltiVec register */
1504 int nargs_prototype; /* # args left in the current prototype */
1505 int prototype; /* Whether a prototype was defined */
1506 int stdarg; /* Whether function is a stdarg function. */
1507 int call_cookie; /* Do special things for this call */
1508 int sysv_gregno; /* next available GP register */
1509 int intoffset; /* running offset in struct (darwin64) */
1510 int use_stack; /* any part of struct on stack (darwin64) */
1511 int floats_in_gpr; /* count of SFmode floats taking up
1512 GPR space (darwin64) */
1513 int named; /* false for varargs params */
1514 int escapes; /* if function visible outside tu */
1515 int libcall; /* If this is a compiler generated call. */
1516 } CUMULATIVE_ARGS;
1517
1518 /* Initialize a variable CUM of type CUMULATIVE_ARGS
1519 for a call to a function whose data type is FNTYPE.
1520 For a library call, FNTYPE is 0. */
1521
1522 #define INIT_CUMULATIVE_ARGS(CUM, FNTYPE, LIBNAME, FNDECL, N_NAMED_ARGS) \
1523 init_cumulative_args (&CUM, FNTYPE, LIBNAME, FALSE, FALSE, \
1524 N_NAMED_ARGS, FNDECL, VOIDmode)
1525
1526 /* Similar, but when scanning the definition of a procedure. We always
1527 set NARGS_PROTOTYPE large so we never return an EXPR_LIST. */
1528
1529 #define INIT_CUMULATIVE_INCOMING_ARGS(CUM, FNTYPE, LIBNAME) \
1530 init_cumulative_args (&CUM, FNTYPE, LIBNAME, TRUE, FALSE, \
1531 1000, current_function_decl, VOIDmode)
1532
1533 /* Like INIT_CUMULATIVE_ARGS' but only used for outgoing libcalls. */
1534
1535 #define INIT_CUMULATIVE_LIBCALL_ARGS(CUM, MODE, LIBNAME) \
1536 init_cumulative_args (&CUM, NULL_TREE, LIBNAME, FALSE, TRUE, \
1537 0, NULL_TREE, MODE)
1538
1539 #define PAD_VARARGS_DOWN \
1540 (targetm.calls.function_arg_padding (TYPE_MODE (type), type) == PAD_DOWNWARD)
1541
1542 /* Output assembler code to FILE to increment profiler label # LABELNO
1543 for profiling a function entry. */
1544
1545 #define FUNCTION_PROFILER(FILE, LABELNO) \
1546 output_function_profiler ((FILE), (LABELNO));
1547
1548 /* EXIT_IGNORE_STACK should be nonzero if, when returning from a function,
1549 the stack pointer does not matter. No definition is equivalent to
1550 always zero.
1551
1552 On the RS/6000, this is nonzero because we can restore the stack from
1553 its backpointer, which we maintain. */
1554 #define EXIT_IGNORE_STACK 1
1555
1556 /* Define this macro as a C expression that is nonzero for registers
1557 that are used by the epilogue or the return' pattern. The stack
1558 and frame pointer registers are already be assumed to be used as
1559 needed. */
1560
1561 #define EPILOGUE_USES(REGNO) \
1562 ((reload_completed && (REGNO) == LR_REGNO) \
1563 || (TARGET_ALTIVEC && (REGNO) == VRSAVE_REGNO) \
1564 || (crtl->calls_eh_return \
1565 && TARGET_AIX \
1566 && (REGNO) == 2))
1567
1568 \f
1569 /* Length in units of the trampoline for entering a nested function. */
1570
1571 #define TRAMPOLINE_SIZE rs6000_trampoline_size ()
1572 \f
1573 /* Definitions for __builtin_return_address and __builtin_frame_address.
1574 __builtin_return_address (0) should give link register (LR_REGNO), enable
1575 this. */
1576 /* This should be uncommented, so that the link register is used, but
1577 currently this would result in unmatched insns and spilling fixed
1578 registers so we'll leave it for another day. When these problems are
1579 taken care of one additional fetch will be necessary in RETURN_ADDR_RTX.
1580 (mrs) */
1581 /* #define RETURN_ADDR_IN_PREVIOUS_FRAME */
1582
1583 /* Number of bytes into the frame return addresses can be found. See
1584 rs6000_stack_info in rs6000.cc for more information on how the different
1585 abi's store the return address. */
1586 #define RETURN_ADDRESS_OFFSET \
1587 ((DEFAULT_ABI == ABI_V4 ? 4 : 8) << (TARGET_64BIT ? 1 : 0))
1588
1589 /* The current return address is in the link register. The return address
1590 of anything farther back is accessed normally at an offset of 8 from the
1591 frame pointer. */
1592 #define RETURN_ADDR_RTX(COUNT, FRAME) \
1593 (rs6000_return_addr (COUNT, FRAME))
1594
1595 \f
1596 /* Definitions for register eliminations.
1597
1598 We have two registers that can be eliminated on the RS/6000. First, the
1599 frame pointer register can often be eliminated in favor of the stack
1600 pointer register. Secondly, the argument pointer register can always be
1601 eliminated; it is replaced with either the stack or frame pointer.
1602
1603 In addition, we use the elimination mechanism to see if r30 is needed
1604 Initially we assume that it isn't. If it is, we spill it. This is done
1605 by making it an eliminable register. We replace it with itself so that
1606 if it isn't needed, then existing uses won't be modified. */
1607
1608 /* This is an array of structures. Each structure initializes one pair
1609 of eliminable registers. The "from" register number is given first,
1610 followed by "to". Eliminations of the same "from" register are listed
1611 in order of preference. */
1612 #define ELIMINABLE_REGS \
1613 {{ HARD_FRAME_POINTER_REGNUM, STACK_POINTER_REGNUM}, \
1614 { FRAME_POINTER_REGNUM, STACK_POINTER_REGNUM}, \
1615 { FRAME_POINTER_REGNUM, HARD_FRAME_POINTER_REGNUM}, \
1616 { ARG_POINTER_REGNUM, STACK_POINTER_REGNUM}, \
1617 { ARG_POINTER_REGNUM, HARD_FRAME_POINTER_REGNUM}, \
1618 { RS6000_PIC_OFFSET_TABLE_REGNUM, RS6000_PIC_OFFSET_TABLE_REGNUM } }
1619
1620 /* Define the offset between two registers, one to be eliminated, and the other
1621 its replacement, at the start of a routine. */
1622 #define INITIAL_ELIMINATION_OFFSET(FROM, TO, OFFSET) \
1623 ((OFFSET) = rs6000_initial_elimination_offset(FROM, TO))
1624 \f
1625 /* Addressing modes, and classification of registers for them. */
1626
1627 #define HAVE_PRE_DECREMENT 1
1628 #define HAVE_PRE_INCREMENT 1
1629 #define HAVE_PRE_MODIFY_DISP 1
1630 #define HAVE_PRE_MODIFY_REG 1
1631
1632 /* Macros to check register numbers against specific register classes. */
1633
1634 /* These assume that REGNO is a hard or pseudo reg number.
1635 They give nonzero only if REGNO is a hard reg of the suitable class
1636 or a pseudo reg currently allocated to a suitable hard reg.
1637 Since they use reg_renumber, they are safe only once reg_renumber
1638 has been allocated, which happens in reginfo.cc during register
1639 allocation. */
1640
1641 #define REGNO_OK_FOR_INDEX_P(REGNO) \
1642 (HARD_REGISTER_NUM_P (REGNO) \
1643 ? (REGNO) <= 31 \
1644 || (REGNO) == ARG_POINTER_REGNUM \
1645 || (REGNO) == FRAME_POINTER_REGNUM \
1646 : (reg_renumber[REGNO] >= 0 \
1647 && (reg_renumber[REGNO] <= 31 \
1648 || reg_renumber[REGNO] == ARG_POINTER_REGNUM \
1649 || reg_renumber[REGNO] == FRAME_POINTER_REGNUM)))
1650
1651 #define REGNO_OK_FOR_BASE_P(REGNO) \
1652 (HARD_REGISTER_NUM_P (REGNO) \
1653 ? ((REGNO) > 0 && (REGNO) <= 31) \
1654 || (REGNO) == ARG_POINTER_REGNUM \
1655 || (REGNO) == FRAME_POINTER_REGNUM \
1656 : (reg_renumber[REGNO] > 0 \
1657 && (reg_renumber[REGNO] <= 31 \
1658 || reg_renumber[REGNO] == ARG_POINTER_REGNUM \
1659 || reg_renumber[REGNO] == FRAME_POINTER_REGNUM)))
1660
1661 /* Nonzero if X is a hard reg that can be used as an index
1662 or if it is a pseudo reg in the non-strict case. */
1663 #define INT_REG_OK_FOR_INDEX_P(X, STRICT) \
1664 ((!(STRICT) && !HARD_REGISTER_P (X)) \
1665 || REGNO_OK_FOR_INDEX_P (REGNO (X)))
1666
1667 /* Nonzero if X is a hard reg that can be used as a base reg
1668 or if it is a pseudo reg in the non-strict case. */
1669 #define INT_REG_OK_FOR_BASE_P(X, STRICT) \
1670 ((!(STRICT) && !HARD_REGISTER_P (X)) \
1671 || REGNO_OK_FOR_BASE_P (REGNO (X)))
1672
1673 \f
1674 /* Maximum number of registers that can appear in a valid memory address. */
1675
1676 #define MAX_REGS_PER_ADDRESS 2
1677
1678 /* Recognize any constant value that is a valid address. */
1679
1680 #define CONSTANT_ADDRESS_P(X) \
1681 (GET_CODE (X) == LABEL_REF || SYMBOL_REF_P (X) \
1682 || CONST_INT_P (X) || GET_CODE (X) == CONST \
1683 || GET_CODE (X) == HIGH)
1684
1685 #define EASY_VECTOR_15(n) ((n) >= -16 && (n) <= 15)
1686 #define EASY_VECTOR_15_ADD_SELF(n) (!EASY_VECTOR_15((n)) \
1687 && EASY_VECTOR_15((n) >> 1) \
1688 && ((n) & 1) == 0)
1689
1690 #define EASY_VECTOR_MSB(n,mode) \
1691 ((((unsigned HOST_WIDE_INT) (n)) & GET_MODE_MASK (mode)) == \
1692 ((((unsigned HOST_WIDE_INT)GET_MODE_MASK (mode)) + 1) >> 1))
1693
1694 \f
1695 #define FIND_BASE_TERM rs6000_find_base_term
1696 \f
1697 /* The register number of the register used to address a table of
1698 static data addresses in memory. In some cases this register is
1699 defined by a processor's "application binary interface" (ABI).
1700 When this macro is defined, RTL is generated for this register
1701 once, as with the stack pointer and frame pointer registers. If
1702 this macro is not defined, it is up to the machine-dependent files
1703 to allocate such a register (if necessary). */
1704
1705 #define RS6000_PIC_OFFSET_TABLE_REGNUM 30
1706 #define PIC_OFFSET_TABLE_REGNUM \
1707 (TARGET_TOC ? TOC_REGISTER \
1708 : flag_pic ? RS6000_PIC_OFFSET_TABLE_REGNUM \
1709 : INVALID_REGNUM)
1710
1711 #define TOC_REGISTER (TARGET_MINIMAL_TOC ? RS6000_PIC_OFFSET_TABLE_REGNUM : 2)
1712
1713 /* Define this macro if the register defined by
1714 `PIC_OFFSET_TABLE_REGNUM' is clobbered by calls. Do not define
1715 this macro if `PIC_OFFSET_TABLE_REGNUM' is not defined. */
1716
1717 /* #define PIC_OFFSET_TABLE_REG_CALL_CLOBBERED */
1718
1719 /* A C expression that is nonzero if X is a legitimate immediate
1720 operand on the target machine when generating position independent
1721 code. You can assume that X satisfies `CONSTANT_P', so you need
1722 not check this. You can also assume FLAG_PIC is true, so you need
1723 not check it either. You need not define this macro if all
1724 constants (including `SYMBOL_REF') can be immediate operands when
1725 generating position independent code. */
1726
1727 /* #define LEGITIMATE_PIC_OPERAND_P (X) */
1728 \f
1729 /* Define as C expression which evaluates to nonzero if the tablejump
1730 instruction expects the table to contain offsets from the address of the
1731 table.
1732 Do not define this if the table should contain absolute addresses. */
1733 #define CASE_VECTOR_PC_RELATIVE rs6000_relative_jumptables
1734
1735 /* Specify the machine mode that this machine uses
1736 for the index in the tablejump instruction. */
1737 #define CASE_VECTOR_MODE (rs6000_relative_jumptables ? SImode : Pmode)
1738
1739 /* Define this as 1 if `char' should by default be signed; else as 0. */
1740 #define DEFAULT_SIGNED_CHAR 0
1741
1742 /* An integer expression for the size in bits of the largest integer machine
1743 mode that should actually be used. */
1744
1745 /* Allow pairs of registers to be used, which is the intent of the default. */
1746 #define MAX_FIXED_MODE_SIZE GET_MODE_BITSIZE (TARGET_POWERPC64 ? TImode : DImode)
1747
1748 /* Max number of bytes we can move from memory to memory
1749 in one reasonably fast instruction. */
1750 #define MOVE_MAX (! TARGET_POWERPC64 ? 4 : 8)
1751 #define MAX_MOVE_MAX 8
1752
1753 /* Nonzero if access to memory by bytes is no faster than for words.
1754 Also nonzero if doing byte operations (specifically shifts) in registers
1755 is undesirable. */
1756 #define SLOW_BYTE_ACCESS 1
1757
1758 /* Define if loading in MODE, an integral mode narrower than BITS_PER_WORD
1759 will either zero-extend or sign-extend. The value of this macro should
1760 be the code that says which one of the two operations is implicitly
1761 done, UNKNOWN if none. */
1762 #define LOAD_EXTEND_OP(MODE) ZERO_EXTEND
1763
1764 /* Define if loading short immediate values into registers sign extends. */
1765 #define SHORT_IMMEDIATES_SIGN_EXTEND 1
1766 \f
1767 /* The cntlzw and cntlzd instructions return 32 and 64 for input of zero. */
1768 #define CLZ_DEFINED_VALUE_AT_ZERO(MODE, VALUE) \
1769 ((VALUE) = GET_MODE_BITSIZE (MODE), 2)
1770
1771 /* The CTZ patterns that are implemented in terms of CLZ return -1 for input of
1772 zero. The hardware instructions added in Power9 and the sequences using
1773 popcount return 32 or 64. */
1774 #define CTZ_DEFINED_VALUE_AT_ZERO(MODE, VALUE) \
1775 (TARGET_CTZ || TARGET_POPCNTD \
1776 ? ((VALUE) = GET_MODE_BITSIZE (MODE), 2) \
1777 : ((VALUE) = -1, 2))
1778
1779 /* Specify the machine mode that pointers have.
1780 After generation of rtl, the compiler makes no further distinction
1781 between pointers and any other objects of this machine mode. */
1782 extern scalar_int_mode rs6000_pmode;
1783 #define Pmode rs6000_pmode
1784
1785 /* Supply definition of STACK_SIZE_MODE for allocate_dynamic_stack_space. */
1786 #define STACK_SIZE_MODE (TARGET_32BIT ? SImode : DImode)
1787
1788 /* Mode of a function address in a call instruction (for indexing purposes).
1789 Doesn't matter on RS/6000. */
1790 #define FUNCTION_MODE SImode
1791
1792 /* Define this if addresses of constant functions
1793 shouldn't be put through pseudo regs where they can be cse'd.
1794 Desirable on machines where ordinary constants are expensive
1795 but a CALL with constant address is cheap. */
1796 #define NO_FUNCTION_CSE 1
1797
1798 /* Define this to be nonzero if shift instructions ignore all but the low-order
1799 few bits.
1800
1801 The sle and sre instructions which allow SHIFT_COUNT_TRUNCATED
1802 have been dropped from the PowerPC architecture. */
1803 #define SHIFT_COUNT_TRUNCATED 0
1804
1805 /* Adjust the length of an INSN. LENGTH is the currently-computed length and
1806 should be adjusted to reflect any required changes. This macro is used when
1807 there is some systematic length adjustment required that would be difficult
1808 to express in the length attribute.
1809
1810 In the PowerPC, we use this to adjust the length of an instruction if one or
1811 more prefixed instructions are generated, using the attribute
1812 num_prefixed_insns. A prefixed instruction is 8 bytes instead of 4, but the
1813 hardware requires that a prefied instruciton does not cross a 64-byte
1814 boundary. This means the compiler has to assume the length of the first
1815 prefixed instruction is 12 bytes instead of 8 bytes. Since the length is
1816 already set for the non-prefixed instruction, we just need to udpate for the
1817 difference. */
1818
1819 #define ADJUST_INSN_LENGTH(INSN,LENGTH) \
1820 (LENGTH) = rs6000_adjust_insn_length ((INSN), (LENGTH))
1821
1822 /* Given a comparison code (EQ, NE, etc.) and the first operand of a
1823 COMPARE, return the mode to be used for the comparison. For
1824 floating-point, CCFPmode should be used. CCUNSmode should be used
1825 for unsigned comparisons. CCEQmode should be used when we are
1826 doing an inequality comparison on the result of a
1827 comparison. CCmode should be used in all other cases. */
1828
1829 #define SELECT_CC_MODE(OP,X,Y) \
1830 (SCALAR_FLOAT_MODE_P (GET_MODE (X)) ? CCFPmode \
1831 : (OP) == GTU || (OP) == LTU || (OP) == GEU || (OP) == LEU ? CCUNSmode \
1832 : (((OP) == EQ || (OP) == NE) && COMPARISON_P (X) \
1833 ? CCEQmode : CCmode))
1834
1835 /* Can the condition code MODE be safely reversed? This is safe in
1836 all cases on this port, because at present it doesn't use the
1837 trapping FP comparisons (fcmpo). */
1838 #define REVERSIBLE_CC_MODE(MODE) 1
1839
1840 /* Given a condition code and a mode, return the inverse condition. */
1841 #define REVERSE_CONDITION(CODE, MODE) rs6000_reverse_condition (MODE, CODE)
1842
1843 \f
1844 /* Target cpu costs. */
1845
1846 struct processor_costs {
1847 const int mulsi; /* cost of SImode multiplication. */
1848 const int mulsi_const; /* cost of SImode multiplication by constant. */
1849 const int mulsi_const9; /* cost of SImode mult by short constant. */
1850 const int muldi; /* cost of DImode multiplication. */
1851 const int divsi; /* cost of SImode division. */
1852 const int divdi; /* cost of DImode division. */
1853 const int fp; /* cost of simple SFmode and DFmode insns. */
1854 const int dmul; /* cost of DFmode multiplication (and fmadd). */
1855 const int sdiv; /* cost of SFmode division (fdivs). */
1856 const int ddiv; /* cost of DFmode division (fdiv). */
1857 const int cache_line_size; /* cache line size in bytes. */
1858 const int l1_cache_size; /* size of l1 cache, in kilobytes. */
1859 const int l2_cache_size; /* size of l2 cache, in kilobytes. */
1860 const int simultaneous_prefetches; /* number of parallel prefetch
1861 operations. */
1862 const int sfdf_convert; /* cost of SF->DF conversion. */
1863 };
1864
1865 extern const struct processor_costs *rs6000_cost;
1866 \f
1867 /* Control the assembler format that we output. */
1868
1869 /* A C string constant describing how to begin a comment in the target
1870 assembler language. The compiler assumes that the comment will end at
1871 the end of the line. */
1872 #define ASM_COMMENT_START " #"
1873
1874 /* Flag to say the TOC is initialized */
1875 extern int toc_initialized;
1876
1877 /* Macro to output a special constant pool entry. Go to WIN if we output
1878 it. Otherwise, it is written the usual way.
1879
1880 On the RS/6000, toc entries are handled this way. */
1881
1882 #define ASM_OUTPUT_SPECIAL_POOL_ENTRY(FILE, X, MODE, ALIGN, LABELNO, WIN) \
1883 { if (ASM_OUTPUT_SPECIAL_POOL_ENTRY_P (X, MODE)) \
1884 { \
1885 output_toc (FILE, X, LABELNO, MODE); \
1886 goto WIN; \
1887 } \
1888 }
1889
1890 #ifdef HAVE_GAS_WEAK
1891 #define RS6000_WEAK 1
1892 #else
1893 #define RS6000_WEAK 0
1894 #endif
1895
1896 #if RS6000_WEAK
1897 /* Used in lieu of ASM_WEAKEN_LABEL. */
1898 #define ASM_WEAKEN_DECL(FILE, DECL, NAME, VAL) \
1899 rs6000_asm_weaken_decl ((FILE), (DECL), (NAME), (VAL))
1900 #endif
1901
1902 #if HAVE_GAS_WEAKREF
1903 #define ASM_OUTPUT_WEAKREF(FILE, DECL, NAME, VALUE) \
1904 do \
1905 { \
1906 fputs ("\t.weakref\t", (FILE)); \
1907 RS6000_OUTPUT_BASENAME ((FILE), (NAME)); \
1908 fputs (", ", (FILE)); \
1909 RS6000_OUTPUT_BASENAME ((FILE), (VALUE)); \
1910 if ((DECL) && TREE_CODE (DECL) == FUNCTION_DECL \
1911 && DEFAULT_ABI == ABI_AIX && DOT_SYMBOLS) \
1912 { \
1913 fputs ("\n\t.weakref\t.", (FILE)); \
1914 RS6000_OUTPUT_BASENAME ((FILE), (NAME)); \
1915 fputs (", .", (FILE)); \
1916 RS6000_OUTPUT_BASENAME ((FILE), (VALUE)); \
1917 } \
1918 fputc ('\n', (FILE)); \
1919 } while (0)
1920 #endif
1921
1922 /* This implements the `alias' attribute. */
1923 #undef ASM_OUTPUT_DEF_FROM_DECLS
1924 #define ASM_OUTPUT_DEF_FROM_DECLS(FILE, DECL, TARGET) \
1925 do \
1926 { \
1927 const char *alias = XSTR (XEXP (DECL_RTL (DECL), 0), 0); \
1928 const char *name = IDENTIFIER_POINTER (TARGET); \
1929 if (TREE_CODE (DECL) == FUNCTION_DECL \
1930 && DEFAULT_ABI == ABI_AIX && DOT_SYMBOLS) \
1931 { \
1932 if (TREE_PUBLIC (DECL)) \
1933 { \
1934 if (!RS6000_WEAK || !DECL_WEAK (DECL)) \
1935 { \
1936 fputs ("\t.globl\t.", FILE); \
1937 RS6000_OUTPUT_BASENAME (FILE, alias); \
1938 putc ('\n', FILE); \
1939 } \
1940 } \
1941 else if (TARGET_XCOFF) \
1942 { \
1943 if (!RS6000_WEAK || !DECL_WEAK (DECL)) \
1944 { \
1945 fputs ("\t.lglobl\t.", FILE); \
1946 RS6000_OUTPUT_BASENAME (FILE, alias); \
1947 putc ('\n', FILE); \
1948 fputs ("\t.lglobl\t", FILE); \
1949 RS6000_OUTPUT_BASENAME (FILE, alias); \
1950 putc ('\n', FILE); \
1951 } \
1952 } \
1953 fputs ("\t.set\t.", FILE); \
1954 RS6000_OUTPUT_BASENAME (FILE, alias); \
1955 fputs (",.", FILE); \
1956 RS6000_OUTPUT_BASENAME (FILE, name); \
1957 fputc ('\n', FILE); \
1958 } \
1959 ASM_OUTPUT_DEF (FILE, alias, name); \
1960 } \
1961 while (0)
1962
1963 #define TARGET_ASM_FILE_START rs6000_file_start
1964
1965 /* Output to assembler file text saying following lines
1966 may contain character constants, extra white space, comments, etc. */
1967
1968 #define ASM_APP_ON ""
1969
1970 /* Output to assembler file text saying following lines
1971 no longer contain unusual constructs. */
1972
1973 #define ASM_APP_OFF ""
1974
1975 /* How to refer to registers in assembler output.
1976 This sequence is indexed by compiler's hard-register-number (see above). */
1977
1978 extern char rs6000_reg_names[][8]; /* register names (0 vs. %r0). */
1979
1980 #define REGISTER_NAMES \
1981 { \
1982 &rs6000_reg_names[ 0][0], /* r0 */ \
1983 &rs6000_reg_names[ 1][0], /* r1 */ \
1984 &rs6000_reg_names[ 2][0], /* r2 */ \
1985 &rs6000_reg_names[ 3][0], /* r3 */ \
1986 &rs6000_reg_names[ 4][0], /* r4 */ \
1987 &rs6000_reg_names[ 5][0], /* r5 */ \
1988 &rs6000_reg_names[ 6][0], /* r6 */ \
1989 &rs6000_reg_names[ 7][0], /* r7 */ \
1990 &rs6000_reg_names[ 8][0], /* r8 */ \
1991 &rs6000_reg_names[ 9][0], /* r9 */ \
1992 &rs6000_reg_names[10][0], /* r10 */ \
1993 &rs6000_reg_names[11][0], /* r11 */ \
1994 &rs6000_reg_names[12][0], /* r12 */ \
1995 &rs6000_reg_names[13][0], /* r13 */ \
1996 &rs6000_reg_names[14][0], /* r14 */ \
1997 &rs6000_reg_names[15][0], /* r15 */ \
1998 &rs6000_reg_names[16][0], /* r16 */ \
1999 &rs6000_reg_names[17][0], /* r17 */ \
2000 &rs6000_reg_names[18][0], /* r18 */ \
2001 &rs6000_reg_names[19][0], /* r19 */ \
2002 &rs6000_reg_names[20][0], /* r20 */ \
2003 &rs6000_reg_names[21][0], /* r21 */ \
2004 &rs6000_reg_names[22][0], /* r22 */ \
2005 &rs6000_reg_names[23][0], /* r23 */ \
2006 &rs6000_reg_names[24][0], /* r24 */ \
2007 &rs6000_reg_names[25][0], /* r25 */ \
2008 &rs6000_reg_names[26][0], /* r26 */ \
2009 &rs6000_reg_names[27][0], /* r27 */ \
2010 &rs6000_reg_names[28][0], /* r28 */ \
2011 &rs6000_reg_names[29][0], /* r29 */ \
2012 &rs6000_reg_names[30][0], /* r30 */ \
2013 &rs6000_reg_names[31][0], /* r31 */ \
2014 \
2015 &rs6000_reg_names[32][0], /* fr0 */ \
2016 &rs6000_reg_names[33][0], /* fr1 */ \
2017 &rs6000_reg_names[34][0], /* fr2 */ \
2018 &rs6000_reg_names[35][0], /* fr3 */ \
2019 &rs6000_reg_names[36][0], /* fr4 */ \
2020 &rs6000_reg_names[37][0], /* fr5 */ \
2021 &rs6000_reg_names[38][0], /* fr6 */ \
2022 &rs6000_reg_names[39][0], /* fr7 */ \
2023 &rs6000_reg_names[40][0], /* fr8 */ \
2024 &rs6000_reg_names[41][0], /* fr9 */ \
2025 &rs6000_reg_names[42][0], /* fr10 */ \
2026 &rs6000_reg_names[43][0], /* fr11 */ \
2027 &rs6000_reg_names[44][0], /* fr12 */ \
2028 &rs6000_reg_names[45][0], /* fr13 */ \
2029 &rs6000_reg_names[46][0], /* fr14 */ \
2030 &rs6000_reg_names[47][0], /* fr15 */ \
2031 &rs6000_reg_names[48][0], /* fr16 */ \
2032 &rs6000_reg_names[49][0], /* fr17 */ \
2033 &rs6000_reg_names[50][0], /* fr18 */ \
2034 &rs6000_reg_names[51][0], /* fr19 */ \
2035 &rs6000_reg_names[52][0], /* fr20 */ \
2036 &rs6000_reg_names[53][0], /* fr21 */ \
2037 &rs6000_reg_names[54][0], /* fr22 */ \
2038 &rs6000_reg_names[55][0], /* fr23 */ \
2039 &rs6000_reg_names[56][0], /* fr24 */ \
2040 &rs6000_reg_names[57][0], /* fr25 */ \
2041 &rs6000_reg_names[58][0], /* fr26 */ \
2042 &rs6000_reg_names[59][0], /* fr27 */ \
2043 &rs6000_reg_names[60][0], /* fr28 */ \
2044 &rs6000_reg_names[61][0], /* fr29 */ \
2045 &rs6000_reg_names[62][0], /* fr30 */ \
2046 &rs6000_reg_names[63][0], /* fr31 */ \
2047 \
2048 &rs6000_reg_names[64][0], /* vr0 */ \
2049 &rs6000_reg_names[65][0], /* vr1 */ \
2050 &rs6000_reg_names[66][0], /* vr2 */ \
2051 &rs6000_reg_names[67][0], /* vr3 */ \
2052 &rs6000_reg_names[68][0], /* vr4 */ \
2053 &rs6000_reg_names[69][0], /* vr5 */ \
2054 &rs6000_reg_names[70][0], /* vr6 */ \
2055 &rs6000_reg_names[71][0], /* vr7 */ \
2056 &rs6000_reg_names[72][0], /* vr8 */ \
2057 &rs6000_reg_names[73][0], /* vr9 */ \
2058 &rs6000_reg_names[74][0], /* vr10 */ \
2059 &rs6000_reg_names[75][0], /* vr11 */ \
2060 &rs6000_reg_names[76][0], /* vr12 */ \
2061 &rs6000_reg_names[77][0], /* vr13 */ \
2062 &rs6000_reg_names[78][0], /* vr14 */ \
2063 &rs6000_reg_names[79][0], /* vr15 */ \
2064 &rs6000_reg_names[80][0], /* vr16 */ \
2065 &rs6000_reg_names[81][0], /* vr17 */ \
2066 &rs6000_reg_names[82][0], /* vr18 */ \
2067 &rs6000_reg_names[83][0], /* vr19 */ \
2068 &rs6000_reg_names[84][0], /* vr20 */ \
2069 &rs6000_reg_names[85][0], /* vr21 */ \
2070 &rs6000_reg_names[86][0], /* vr22 */ \
2071 &rs6000_reg_names[87][0], /* vr23 */ \
2072 &rs6000_reg_names[88][0], /* vr24 */ \
2073 &rs6000_reg_names[89][0], /* vr25 */ \
2074 &rs6000_reg_names[90][0], /* vr26 */ \
2075 &rs6000_reg_names[91][0], /* vr27 */ \
2076 &rs6000_reg_names[92][0], /* vr28 */ \
2077 &rs6000_reg_names[93][0], /* vr29 */ \
2078 &rs6000_reg_names[94][0], /* vr30 */ \
2079 &rs6000_reg_names[95][0], /* vr31 */ \
2080 \
2081 &rs6000_reg_names[96][0], /* lr */ \
2082 &rs6000_reg_names[97][0], /* ctr */ \
2083 &rs6000_reg_names[98][0], /* ca */ \
2084 &rs6000_reg_names[99][0], /* ap */ \
2085 \
2086 &rs6000_reg_names[100][0], /* cr0 */ \
2087 &rs6000_reg_names[101][0], /* cr1 */ \
2088 &rs6000_reg_names[102][0], /* cr2 */ \
2089 &rs6000_reg_names[103][0], /* cr3 */ \
2090 &rs6000_reg_names[104][0], /* cr4 */ \
2091 &rs6000_reg_names[105][0], /* cr5 */ \
2092 &rs6000_reg_names[106][0], /* cr6 */ \
2093 &rs6000_reg_names[107][0], /* cr7 */ \
2094 \
2095 &rs6000_reg_names[108][0], /* vrsave */ \
2096 &rs6000_reg_names[109][0], /* vscr */ \
2097 \
2098 &rs6000_reg_names[110][0], /* sfp */ \
2099 \
2100 &rs6000_reg_names[111][0], /* dmr0 */ \
2101 &rs6000_reg_names[112][0], /* dmr1 */ \
2102 &rs6000_reg_names[113][0], /* dmr2 */ \
2103 &rs6000_reg_names[114][0], /* dmr3 */ \
2104 &rs6000_reg_names[115][0], /* dmr4 */ \
2105 &rs6000_reg_names[116][0], /* dmr5 */ \
2106 &rs6000_reg_names[117][0], /* dmr6 */ \
2107 &rs6000_reg_names[118][0], /* dmr7 */ \
2108 }
2109
2110 /* Table of additional register names to use in user input. */
2111
2112 #define ADDITIONAL_REGISTER_NAMES \
2113 {{"r0", 0}, {"r1", 1}, {"r2", 2}, {"r3", 3}, \
2114 {"r4", 4}, {"r5", 5}, {"r6", 6}, {"r7", 7}, \
2115 {"r8", 8}, {"r9", 9}, {"r10", 10}, {"r11", 11}, \
2116 {"r12", 12}, {"r13", 13}, {"r14", 14}, {"r15", 15}, \
2117 {"r16", 16}, {"r17", 17}, {"r18", 18}, {"r19", 19}, \
2118 {"r20", 20}, {"r21", 21}, {"r22", 22}, {"r23", 23}, \
2119 {"r24", 24}, {"r25", 25}, {"r26", 26}, {"r27", 27}, \
2120 {"r28", 28}, {"r29", 29}, {"r30", 30}, {"r31", 31}, \
2121 {"fr0", 32}, {"fr1", 33}, {"fr2", 34}, {"fr3", 35}, \
2122 {"fr4", 36}, {"fr5", 37}, {"fr6", 38}, {"fr7", 39}, \
2123 {"fr8", 40}, {"fr9", 41}, {"fr10", 42}, {"fr11", 43}, \
2124 {"fr12", 44}, {"fr13", 45}, {"fr14", 46}, {"fr15", 47}, \
2125 {"fr16", 48}, {"fr17", 49}, {"fr18", 50}, {"fr19", 51}, \
2126 {"fr20", 52}, {"fr21", 53}, {"fr22", 54}, {"fr23", 55}, \
2127 {"fr24", 56}, {"fr25", 57}, {"fr26", 58}, {"fr27", 59}, \
2128 {"fr28", 60}, {"fr29", 61}, {"fr30", 62}, {"fr31", 63}, \
2129 {"v0", 64}, {"v1", 65}, {"v2", 66}, {"v3", 67}, \
2130 {"v4", 68}, {"v5", 69}, {"v6", 70}, {"v7", 71}, \
2131 {"v8", 72}, {"v9", 73}, {"v10", 74}, {"v11", 75}, \
2132 {"v12", 76}, {"v13", 77}, {"v14", 78}, {"v15", 79}, \
2133 {"v16", 80}, {"v17", 81}, {"v18", 82}, {"v19", 83}, \
2134 {"v20", 84}, {"v21", 85}, {"v22", 86}, {"v23", 87}, \
2135 {"v24", 88}, {"v25", 89}, {"v26", 90}, {"v27", 91}, \
2136 {"v28", 92}, {"v29", 93}, {"v30", 94}, {"v31", 95}, \
2137 {"vrsave", 108}, {"vscr", 109}, \
2138 /* no additional names for: lr, ctr, ap */ \
2139 {"cr0", 100},{"cr1", 101},{"cr2", 102},{"cr3", 103}, \
2140 {"cr4", 104},{"cr5", 105},{"cr6", 106},{"cr7", 107}, \
2141 {"cc", 100},{"sp", 1}, {"toc", 2}, \
2142 /* CA is only part of XER, but we do not model the other parts (yet). */ \
2143 {"xer", 98}, \
2144 /* VSX registers overlaid on top of FR, Altivec registers */ \
2145 {"vs0", 32}, {"vs1", 33}, {"vs2", 34}, {"vs3", 35}, \
2146 {"vs4", 36}, {"vs5", 37}, {"vs6", 38}, {"vs7", 39}, \
2147 {"vs8", 40}, {"vs9", 41}, {"vs10", 42}, {"vs11", 43}, \
2148 {"vs12", 44}, {"vs13", 45}, {"vs14", 46}, {"vs15", 47}, \
2149 {"vs16", 48}, {"vs17", 49}, {"vs18", 50}, {"vs19", 51}, \
2150 {"vs20", 52}, {"vs21", 53}, {"vs22", 54}, {"vs23", 55}, \
2151 {"vs24", 56}, {"vs25", 57}, {"vs26", 58}, {"vs27", 59}, \
2152 {"vs28", 60}, {"vs29", 61}, {"vs30", 62}, {"vs31", 63}, \
2153 {"vs32", 64}, {"vs33", 65}, {"vs34", 66}, {"vs35", 67}, \
2154 {"vs36", 68}, {"vs37", 69}, {"vs38", 70}, {"vs39", 71}, \
2155 {"vs40", 72}, {"vs41", 73}, {"vs42", 74}, {"vs43", 75}, \
2156 {"vs44", 76}, {"vs45", 77}, {"vs46", 78}, {"vs47", 79}, \
2157 {"vs48", 80}, {"vs49", 81}, {"vs50", 82}, {"vs51", 83}, \
2158 {"vs52", 84}, {"vs53", 85}, {"vs54", 86}, {"vs55", 87}, \
2159 {"vs56", 88}, {"vs57", 89}, {"vs58", 90}, {"vs59", 91}, \
2160 {"vs60", 92}, {"vs61", 93}, {"vs62", 94}, {"vs63", 95}, \
2161 {"dmr0", 111}, {"dmr1", 112}, {"dmr2", 113}, {"dmr3", 114}, \
2162 {"dmr4", 115}, {"dmr5", 116}, {"dmr6", 117}, {"dmr7", 118}, \
2163 }
2164
2165 /* This is how to output an element of a case-vector that is relative. */
2166
2167 #define ASM_OUTPUT_ADDR_DIFF_ELT(FILE, BODY, VALUE, REL) \
2168 do { char buf[100]; \
2169 fputs ("\t.long ", FILE); \
2170 ASM_GENERATE_INTERNAL_LABEL (buf, "L", VALUE); \
2171 assemble_name (FILE, buf); \
2172 putc ('-', FILE); \
2173 ASM_GENERATE_INTERNAL_LABEL (buf, "L", REL); \
2174 assemble_name (FILE, buf); \
2175 putc ('\n', FILE); \
2176 } while (0)
2177
2178 /* This is how to output an element of a case-vector
2179 that is non-relative. */
2180 #define ASM_OUTPUT_ADDR_VEC_ELT(FILE, VALUE) \
2181 rs6000_output_addr_vec_elt ((FILE), (VALUE))
2182
2183 /* This is how to output an assembler line
2184 that says to advance the location counter
2185 to a multiple of 2**LOG bytes. */
2186
2187 #define ASM_OUTPUT_ALIGN(FILE,LOG) \
2188 if ((LOG) != 0) \
2189 fprintf (FILE, "\t.align %d\n", (LOG))
2190
2191 /* How to align the given loop. */
2192 #define LOOP_ALIGN(LABEL) rs6000_loop_align(LABEL)
2193
2194 /* Alignment guaranteed by __builtin_malloc. */
2195 /* FIXME: 128-bit alignment is guaranteed by glibc for TARGET_64BIT.
2196 However, specifying the stronger guarantee currently leads to
2197 a regression in SPEC CPU2006 437.leslie3d. The stronger
2198 guarantee should be implemented here once that's fixed. */
2199 #define MALLOC_ABI_ALIGNMENT (64)
2200
2201 /* Pick up the return address upon entry to a procedure. Used for
2202 dwarf2 unwind information. This also enables the table driven
2203 mechanism. */
2204
2205 #define INCOMING_RETURN_ADDR_RTX gen_rtx_REG (Pmode, LR_REGNO)
2206 #define DWARF_FRAME_RETURN_COLUMN DWARF_FRAME_REGNUM (LR_REGNO)
2207
2208 /* Describe how we implement __builtin_eh_return. */
2209 #define EH_RETURN_DATA_REGNO(N) ((N) < 4 ? (N) + 3 : INVALID_REGNUM)
2210 #define EH_RETURN_STACKADJ_RTX gen_rtx_REG (Pmode, 10)
2211
2212 /* Print operand X (an rtx) in assembler syntax to file FILE.
2213 CODE is a letter or dot (`z' in `%z0') or 0 if no letter was specified.
2214 For `%' followed by punctuation, CODE is the punctuation and X is null. */
2215
2216 #define PRINT_OPERAND(FILE, X, CODE) print_operand (FILE, X, CODE)
2217
2218 /* Define which CODE values are valid. */
2219
2220 #define PRINT_OPERAND_PUNCT_VALID_P(CODE) ((CODE) == '&')
2221
2222 /* Print a memory address as an operand to reference that memory location. */
2223
2224 #define PRINT_OPERAND_ADDRESS(FILE, ADDR) print_operand_address (FILE, ADDR)
2225
2226 /* For switching between functions with different target attributes. */
2227 #define SWITCHABLE_TARGET 1
2228
2229 /* uncomment for disabling the corresponding default options */
2230 /* #define MACHINE_no_sched_interblock */
2231 /* #define MACHINE_no_sched_speculative */
2232 /* #define MACHINE_no_sched_speculative_load */
2233
2234 /* General flags. */
2235 extern int frame_pointer_needed;
2236
2237 enum rs6000_builtin_type_index
2238 {
2239 RS6000_BTI_NOT_OPAQUE,
2240 RS6000_BTI_opaque_V4SI,
2241 RS6000_BTI_V16QI, /* __vector signed char */
2242 RS6000_BTI_V1TI,
2243 RS6000_BTI_V2DI,
2244 RS6000_BTI_V2DF,
2245 RS6000_BTI_V4HI,
2246 RS6000_BTI_V4SI,
2247 RS6000_BTI_V4SF,
2248 RS6000_BTI_V8HI,
2249 RS6000_BTI_unsigned_V16QI, /* __vector unsigned char */
2250 RS6000_BTI_unsigned_V1TI,
2251 RS6000_BTI_unsigned_V8HI,
2252 RS6000_BTI_unsigned_V4SI,
2253 RS6000_BTI_unsigned_V2DI,
2254 RS6000_BTI_bool_char, /* __bool char */
2255 RS6000_BTI_bool_short, /* __bool short */
2256 RS6000_BTI_bool_int, /* __bool int */
2257 RS6000_BTI_bool_long_long, /* __bool long long */
2258 RS6000_BTI_pixel, /* __pixel (16 bits arranged as 4
2259 channels of 1, 5, 5, and 5 bits
2260 respectively as packed with the
2261 vpkpx insn. __pixel is only
2262 meaningful as a vector type.
2263 There is no corresponding scalar
2264 __pixel data type.) */
2265 RS6000_BTI_bool_V16QI, /* __vector __bool char */
2266 RS6000_BTI_bool_V8HI, /* __vector __bool short */
2267 RS6000_BTI_bool_V4SI, /* __vector __bool int */
2268 RS6000_BTI_bool_V2DI, /* __vector __bool long */
2269 RS6000_BTI_bool_V1TI, /* __vector __bool 128-bit */
2270 RS6000_BTI_pixel_V8HI, /* __vector __pixel */
2271 RS6000_BTI_long, /* long_integer_type_node */
2272 RS6000_BTI_unsigned_long, /* long_unsigned_type_node */
2273 RS6000_BTI_long_long, /* long_long_integer_type_node */
2274 RS6000_BTI_unsigned_long_long, /* long_long_unsigned_type_node */
2275 RS6000_BTI_INTQI, /* (signed) intQI_type_node */
2276 RS6000_BTI_UINTQI, /* unsigned_intQI_type_node */
2277 RS6000_BTI_INTHI, /* intHI_type_node */
2278 RS6000_BTI_UINTHI, /* unsigned_intHI_type_node */
2279 RS6000_BTI_INTSI, /* intSI_type_node (signed) */
2280 RS6000_BTI_UINTSI, /* unsigned_intSI_type_node */
2281 RS6000_BTI_INTDI, /* intDI_type_node */
2282 RS6000_BTI_UINTDI, /* unsigned_intDI_type_node */
2283 RS6000_BTI_INTTI, /* intTI_type_node */
2284 RS6000_BTI_UINTTI, /* unsigned_intTI_type_node */
2285 RS6000_BTI_float, /* float_type_node */
2286 RS6000_BTI_double, /* double_type_node */
2287 RS6000_BTI_long_double, /* long_double_type_node */
2288 RS6000_BTI_dfloat64, /* dfloat64_type_node */
2289 RS6000_BTI_dfloat128, /* dfloat128_type_node */
2290 RS6000_BTI_void, /* void_type_node */
2291 RS6000_BTI_ieee128_float, /* ieee 128-bit floating point */
2292 RS6000_BTI_ibm128_float, /* IBM 128-bit floating point */
2293 RS6000_BTI_const_str, /* pointer to const char * */
2294 RS6000_BTI_vector_pair, /* unsigned 256-bit types (vector pair). */
2295 RS6000_BTI_vector_quad, /* unsigned 512-bit types (vector quad). */
2296 RS6000_BTI_dmr, /* unsigned 1,024-bit types (dmr). */
2297 RS6000_BTI_const_ptr_void, /* const pointer to void */
2298 RS6000_BTI_ptr_V16QI,
2299 RS6000_BTI_ptr_V1TI,
2300 RS6000_BTI_ptr_V2DI,
2301 RS6000_BTI_ptr_V2DF,
2302 RS6000_BTI_ptr_V4SI,
2303 RS6000_BTI_ptr_V4SF,
2304 RS6000_BTI_ptr_V8HI,
2305 RS6000_BTI_ptr_unsigned_V16QI,
2306 RS6000_BTI_ptr_unsigned_V1TI,
2307 RS6000_BTI_ptr_unsigned_V8HI,
2308 RS6000_BTI_ptr_unsigned_V4SI,
2309 RS6000_BTI_ptr_unsigned_V2DI,
2310 RS6000_BTI_ptr_bool_V16QI,
2311 RS6000_BTI_ptr_bool_V8HI,
2312 RS6000_BTI_ptr_bool_V4SI,
2313 RS6000_BTI_ptr_bool_V2DI,
2314 RS6000_BTI_ptr_bool_V1TI,
2315 RS6000_BTI_ptr_pixel_V8HI,
2316 RS6000_BTI_ptr_INTQI,
2317 RS6000_BTI_ptr_UINTQI,
2318 RS6000_BTI_ptr_INTHI,
2319 RS6000_BTI_ptr_UINTHI,
2320 RS6000_BTI_ptr_INTSI,
2321 RS6000_BTI_ptr_UINTSI,
2322 RS6000_BTI_ptr_INTDI,
2323 RS6000_BTI_ptr_UINTDI,
2324 RS6000_BTI_ptr_INTTI,
2325 RS6000_BTI_ptr_UINTTI,
2326 RS6000_BTI_ptr_long_integer,
2327 RS6000_BTI_ptr_long_unsigned,
2328 RS6000_BTI_ptr_float,
2329 RS6000_BTI_ptr_double,
2330 RS6000_BTI_ptr_long_double,
2331 RS6000_BTI_ptr_dfloat64,
2332 RS6000_BTI_ptr_dfloat128,
2333 RS6000_BTI_ptr_vector_pair,
2334 RS6000_BTI_ptr_vector_quad,
2335 RS6000_BTI_ptr_dmr,
2336 RS6000_BTI_ptr_long_long,
2337 RS6000_BTI_ptr_long_long_unsigned,
2338 RS6000_BTI_MAX
2339 };
2340
2341
2342 #define opaque_V4SI_type_node (rs6000_builtin_types[RS6000_BTI_opaque_V4SI])
2343 #define V16QI_type_node (rs6000_builtin_types[RS6000_BTI_V16QI])
2344 #define V1TI_type_node (rs6000_builtin_types[RS6000_BTI_V1TI])
2345 #define V2DI_type_node (rs6000_builtin_types[RS6000_BTI_V2DI])
2346 #define V2DF_type_node (rs6000_builtin_types[RS6000_BTI_V2DF])
2347 #define V4HI_type_node (rs6000_builtin_types[RS6000_BTI_V4HI])
2348 #define V4SI_type_node (rs6000_builtin_types[RS6000_BTI_V4SI])
2349 #define V4SF_type_node (rs6000_builtin_types[RS6000_BTI_V4SF])
2350 #define V8HI_type_node (rs6000_builtin_types[RS6000_BTI_V8HI])
2351 #define unsigned_V16QI_type_node (rs6000_builtin_types[RS6000_BTI_unsigned_V16QI])
2352 #define unsigned_V1TI_type_node (rs6000_builtin_types[RS6000_BTI_unsigned_V1TI])
2353 #define unsigned_V8HI_type_node (rs6000_builtin_types[RS6000_BTI_unsigned_V8HI])
2354 #define unsigned_V4SI_type_node (rs6000_builtin_types[RS6000_BTI_unsigned_V4SI])
2355 #define unsigned_V2DI_type_node (rs6000_builtin_types[RS6000_BTI_unsigned_V2DI])
2356 #define bool_char_type_node (rs6000_builtin_types[RS6000_BTI_bool_char])
2357 #define bool_short_type_node (rs6000_builtin_types[RS6000_BTI_bool_short])
2358 #define bool_int_type_node (rs6000_builtin_types[RS6000_BTI_bool_int])
2359 #define bool_long_long_type_node (rs6000_builtin_types[RS6000_BTI_bool_long_long])
2360 #define pixel_type_node (rs6000_builtin_types[RS6000_BTI_pixel])
2361 #define bool_V16QI_type_node (rs6000_builtin_types[RS6000_BTI_bool_V16QI])
2362 #define bool_V8HI_type_node (rs6000_builtin_types[RS6000_BTI_bool_V8HI])
2363 #define bool_V4SI_type_node (rs6000_builtin_types[RS6000_BTI_bool_V4SI])
2364 #define bool_V2DI_type_node (rs6000_builtin_types[RS6000_BTI_bool_V2DI])
2365 #define bool_V1TI_type_node (rs6000_builtin_types[RS6000_BTI_bool_V1TI])
2366 #define pixel_V8HI_type_node (rs6000_builtin_types[RS6000_BTI_pixel_V8HI])
2367
2368 #define long_long_integer_type_internal_node (rs6000_builtin_types[RS6000_BTI_long_long])
2369 #define long_long_unsigned_type_internal_node (rs6000_builtin_types[RS6000_BTI_unsigned_long_long])
2370 #define long_integer_type_internal_node (rs6000_builtin_types[RS6000_BTI_long])
2371 #define long_unsigned_type_internal_node (rs6000_builtin_types[RS6000_BTI_unsigned_long])
2372 #define intQI_type_internal_node (rs6000_builtin_types[RS6000_BTI_INTQI])
2373 #define uintQI_type_internal_node (rs6000_builtin_types[RS6000_BTI_UINTQI])
2374 #define intHI_type_internal_node (rs6000_builtin_types[RS6000_BTI_INTHI])
2375 #define uintHI_type_internal_node (rs6000_builtin_types[RS6000_BTI_UINTHI])
2376 #define intSI_type_internal_node (rs6000_builtin_types[RS6000_BTI_INTSI])
2377 #define uintSI_type_internal_node (rs6000_builtin_types[RS6000_BTI_UINTSI])
2378 #define intDI_type_internal_node (rs6000_builtin_types[RS6000_BTI_INTDI])
2379 #define uintDI_type_internal_node (rs6000_builtin_types[RS6000_BTI_UINTDI])
2380 #define intTI_type_internal_node (rs6000_builtin_types[RS6000_BTI_INTTI])
2381 #define uintTI_type_internal_node (rs6000_builtin_types[RS6000_BTI_UINTTI])
2382 #define float_type_internal_node (rs6000_builtin_types[RS6000_BTI_float])
2383 #define double_type_internal_node (rs6000_builtin_types[RS6000_BTI_double])
2384 #define long_double_type_internal_node (rs6000_builtin_types[RS6000_BTI_long_double])
2385 #define dfloat64_type_internal_node (rs6000_builtin_types[RS6000_BTI_dfloat64])
2386 #define dfloat128_type_internal_node (rs6000_builtin_types[RS6000_BTI_dfloat128])
2387 #define void_type_internal_node (rs6000_builtin_types[RS6000_BTI_void])
2388 #define ieee128_float_type_node (rs6000_builtin_types[RS6000_BTI_ieee128_float])
2389 #define ibm128_float_type_node (rs6000_builtin_types[RS6000_BTI_ibm128_float])
2390 #define const_str_type_node (rs6000_builtin_types[RS6000_BTI_const_str])
2391 #define vector_pair_type_node (rs6000_builtin_types[RS6000_BTI_vector_pair])
2392 #define vector_quad_type_node (rs6000_builtin_types[RS6000_BTI_vector_quad])
2393 #define dmr_type_node (rs6000_builtin_types[RS6000_BTI_dmr])
2394 #define pcvoid_type_node (rs6000_builtin_types[RS6000_BTI_const_ptr_void])
2395 #define ptr_V16QI_type_node (rs6000_builtin_types[RS6000_BTI_ptr_V16QI])
2396 #define ptr_V1TI_type_node (rs6000_builtin_types[RS6000_BTI_ptr_V1TI])
2397 #define ptr_V2DI_type_node (rs6000_builtin_types[RS6000_BTI_ptr_V2DI])
2398 #define ptr_V2DF_type_node (rs6000_builtin_types[RS6000_BTI_ptr_V2DF])
2399 #define ptr_V4SI_type_node (rs6000_builtin_types[RS6000_BTI_ptr_V4SI])
2400 #define ptr_V4SF_type_node (rs6000_builtin_types[RS6000_BTI_ptr_V4SF])
2401 #define ptr_V8HI_type_node (rs6000_builtin_types[RS6000_BTI_ptr_V8HI])
2402 #define ptr_unsigned_V16QI_type_node (rs6000_builtin_types[RS6000_BTI_ptr_unsigned_V16QI])
2403 #define ptr_unsigned_V1TI_type_node (rs6000_builtin_types[RS6000_BTI_ptr_unsigned_V1TI])
2404 #define ptr_unsigned_V8HI_type_node (rs6000_builtin_types[RS6000_BTI_ptr_unsigned_V8HI])
2405 #define ptr_unsigned_V4SI_type_node (rs6000_builtin_types[RS6000_BTI_ptr_unsigned_V4SI])
2406 #define ptr_unsigned_V2DI_type_node (rs6000_builtin_types[RS6000_BTI_ptr_unsigned_V2DI])
2407 #define ptr_bool_V16QI_type_node (rs6000_builtin_types[RS6000_BTI_ptr_bool_V16QI])
2408 #define ptr_bool_V8HI_type_node (rs6000_builtin_types[RS6000_BTI_ptr_bool_V8HI])
2409 #define ptr_bool_V4SI_type_node (rs6000_builtin_types[RS6000_BTI_ptr_bool_V4SI])
2410 #define ptr_bool_V2DI_type_node (rs6000_builtin_types[RS6000_BTI_ptr_bool_V2DI])
2411 #define ptr_bool_V1TI_type_node (rs6000_builtin_types[RS6000_BTI_ptr_bool_V1TI])
2412 #define ptr_pixel_V8HI_type_node (rs6000_builtin_types[RS6000_BTI_ptr_pixel_V8HI])
2413 #define ptr_intQI_type_node (rs6000_builtin_types[RS6000_BTI_ptr_INTQI])
2414 #define ptr_uintQI_type_node (rs6000_builtin_types[RS6000_BTI_ptr_UINTQI])
2415 #define ptr_intHI_type_node (rs6000_builtin_types[RS6000_BTI_ptr_INTHI])
2416 #define ptr_uintHI_type_node (rs6000_builtin_types[RS6000_BTI_ptr_UINTHI])
2417 #define ptr_intSI_type_node (rs6000_builtin_types[RS6000_BTI_ptr_INTSI])
2418 #define ptr_uintSI_type_node (rs6000_builtin_types[RS6000_BTI_ptr_UINTSI])
2419 #define ptr_intDI_type_node (rs6000_builtin_types[RS6000_BTI_ptr_INTDI])
2420 #define ptr_uintDI_type_node (rs6000_builtin_types[RS6000_BTI_ptr_UINTDI])
2421 #define ptr_intTI_type_node (rs6000_builtin_types[RS6000_BTI_ptr_INTTI])
2422 #define ptr_uintTI_type_node (rs6000_builtin_types[RS6000_BTI_ptr_UINTTI])
2423 #define ptr_long_integer_type_node (rs6000_builtin_types[RS6000_BTI_ptr_long_integer])
2424 #define ptr_long_unsigned_type_node (rs6000_builtin_types[RS6000_BTI_ptr_long_unsigned])
2425 #define ptr_float_type_node (rs6000_builtin_types[RS6000_BTI_ptr_float])
2426 #define ptr_double_type_node (rs6000_builtin_types[RS6000_BTI_ptr_double])
2427 #define ptr_long_double_type_node (rs6000_builtin_types[RS6000_BTI_ptr_long_double])
2428 #define ptr_dfloat64_type_node (rs6000_builtin_types[RS6000_BTI_ptr_dfloat64])
2429 #define ptr_dfloat128_type_node (rs6000_builtin_types[RS6000_BTI_ptr_dfloat128])
2430 #define ptr_vector_pair_type_node (rs6000_builtin_types[RS6000_BTI_ptr_vector_pair])
2431 #define ptr_vector_quad_type_node (rs6000_builtin_types[RS6000_BTI_ptr_vector_quad])
2432 #define ptr_dmr_type_node (rs6000_builtin_types[RS6000_BTI_ptr_dmr])
2433 #define ptr_long_long_integer_type_node (rs6000_builtin_types[RS6000_BTI_ptr_long_long])
2434 #define ptr_long_long_unsigned_type_node (rs6000_builtin_types[RS6000_BTI_ptr_long_long_unsigned])
2435
2436 extern GTY(()) tree rs6000_builtin_types[RS6000_BTI_MAX];
2437
2438 #ifndef USED_FOR_TARGET
2439 extern GTY(()) tree altivec_builtin_mask_for_load;
2440 extern GTY(()) section *toc_section;
2441
2442 /* A C structure for machine-specific, per-function data.
2443 This is added to the cfun structure. */
2444 typedef struct GTY(()) machine_function
2445 {
2446 /* Flags if __builtin_return_address (n) with n >= 1 was used. */
2447 int ra_needs_full_frame;
2448 /* Flags if __builtin_return_address (0) was used. */
2449 int ra_need_lr;
2450 /* Cache lr_save_p after expansion of builtin_eh_return. */
2451 int lr_save_state;
2452 /* Whether we need to save the TOC to the reserved stack location in the
2453 function prologue. */
2454 bool save_toc_in_prologue;
2455 /* Offset from virtual_stack_vars_rtx to the start of the ABI_V4
2456 varargs save area. */
2457 HOST_WIDE_INT varargs_save_offset;
2458 /* Alternative internal arg pointer for -fsplit-stack. */
2459 rtx split_stack_arg_pointer;
2460 bool split_stack_argp_used;
2461 /* Flag if r2 setup is needed with ELFv2 ABI. */
2462 bool r2_setup_needed;
2463 /* The number of components we use for separate shrink-wrapping. */
2464 int n_components;
2465 /* The components already handled by separate shrink-wrapping, which should
2466 not be considered by the prologue and epilogue. */
2467 bool gpr_is_wrapped_separately[32];
2468 bool fpr_is_wrapped_separately[32];
2469 bool lr_is_wrapped_separately;
2470 bool toc_is_wrapped_separately;
2471 bool mma_return_type_error;
2472 /* Indicate global entry is emitted, only useful when the function requires
2473 global entry. It helps to control the patchable area before and after
2474 local entry. */
2475 bool global_entry_emitted;
2476 } machine_function;
2477 #endif
2478
2479
2480 #define TARGET_SUPPORTS_WIDE_INT 1
2481
2482 #if (GCC_VERSION >= 3000)
2483 #pragma GCC poison TARGET_FLOAT128 OPTION_MASK_FLOAT128 MASK_FLOAT128
2484 #endif
2485
2486 /* Whether a given VALUE is a valid 16 or 34-bit signed integer. */
2487 #define SIGNED_INTEGER_NBIT_P(VALUE, N) \
2488 IN_RANGE ((VALUE), \
2489 -(HOST_WIDE_INT_1 << ((N)-1)), \
2490 (HOST_WIDE_INT_1 << ((N)-1)) - 1)
2491
2492 #define SIGNED_INTEGER_16BIT_P(VALUE) SIGNED_INTEGER_NBIT_P (VALUE, 16)
2493 #define SIGNED_INTEGER_34BIT_P(VALUE) SIGNED_INTEGER_NBIT_P (VALUE, 34)
2494
2495 /* Like SIGNED_INTEGER_16BIT_P and SIGNED_INTEGER_34BIT_P, but with an extra
2496 argument that gives a length to validate a range of addresses, to allow for
2497 splitting insns into several insns, each of which has an offsettable
2498 address. */
2499 #define SIGNED_16BIT_OFFSET_EXTRA_P(VALUE, EXTRA) \
2500 IN_RANGE ((VALUE), \
2501 -(HOST_WIDE_INT_1 << 15), \
2502 (HOST_WIDE_INT_1 << 15) - 1 - (EXTRA))
2503
2504 #define SIGNED_34BIT_OFFSET_EXTRA_P(VALUE, EXTRA) \
2505 IN_RANGE ((VALUE), \
2506 -(HOST_WIDE_INT_1 << 33), \
2507 (HOST_WIDE_INT_1 << 33) - 1 - (EXTRA))
2508
2509 /* Define this if some processing needs to be done before outputting the
2510 assembler code. On the PowerPC, we remember if the current insn is a normal
2511 prefixed insn where we need to emit a 'p' before the insn. */
2512 #define FINAL_PRESCAN_INSN(INSN, OPERANDS, NOPERANDS) \
2513 do \
2514 { \
2515 if (TARGET_PREFIXED) \
2516 rs6000_final_prescan_insn (INSN, OPERANDS, NOPERANDS); \
2517 } \
2518 while (0)
2519
2520 /* Do anything special before emitting an opcode. We use it to emit a 'p' for
2521 prefixed insns that is set in FINAL_PRESCAN_INSN. */
2522 #define ASM_OUTPUT_OPCODE(STREAM, OPCODE) \
2523 do \
2524 { \
2525 if (TARGET_PREFIXED) \
2526 rs6000_asm_output_opcode (STREAM); \
2527 } \
2528 while (0)
This page took 0.155138 seconds and 5 git commands to generate.