[gcc(refs/vendors/redhat/heads/gcc-10-branch)] Merge commit 'r10-7370-gc8504ebef1d6a799600b8e5d255c704b7b3aa19c' into redhat/gcc-10-branch
Jakub Jelinek
jakub@gcc.gnu.org
Wed Mar 25 10:14:04 GMT 2020
https://gcc.gnu.org/g:17146084e899406b7b39093e945561c737dfe02c
commit 17146084e899406b7b39093e945561c737dfe02c
Merge: 61bcda69ca5 c8504ebef1d
Author: Jakub Jelinek <jakub@redhat.com>
Date: Wed Mar 25 10:51:49 2020 +0100
Merge commit 'r10-7370-gc8504ebef1d6a799600b8e5d255c704b7b3aa19c' into redhat/gcc-10-branch
Diff:
MAINTAINERS | 1 +
gcc/ChangeLog | 7831 ++++++
gcc/DATESTAMP | 2 +-
gcc/analyzer/ChangeLog | 65 +
gcc/analyzer/diagnostic-manager.cc | 7 +-
gcc/analyzer/engine.cc | 13 +-
gcc/analyzer/exploded-graph.h | 7 +-
gcc/analyzer/region-model.cc | 279 +-
gcc/analyzer/region-model.h | 90 +-
gcc/analyzer/sm-malloc.cc | 2 +-
gcc/asan.c | 7 +-
gcc/builtins.c | 22 +-
gcc/c-family/ChangeLog | 22 +
gcc/c-family/c-common.c | 13 +-
gcc/c-family/c-warn.c | 5 +
gcc/c-family/c.opt | 22 +-
gcc/c/ChangeLog | 52 +
gcc/c/c-decl.c | 120 +-
gcc/c/c-fold.c | 9 +
gcc/c/c-parser.c | 52 +-
gcc/c/c-tree.h | 14 +-
gcc/c/c-typeck.c | 5 +-
gcc/cfgexpand.c | 2 +-
gcc/cgraph.c | 90 +-
gcc/cgraph.h | 17 +-
gcc/cgraphunit.c | 33 +-
gcc/common.opt | 20 +-
gcc/common/config/arm/arm-common.c | 3 +-
gcc/config.gcc | 2 +-
gcc/config/aarch64/aarch64-sve.md | 2 +-
gcc/config/aarch64/aarch64.c | 61 +-
gcc/config/aarch64/aarch64.md | 22 +-
gcc/config/aarch64/aarch64.opt | 9 +
.../aarch64/falkor-tag-collision-avoidance.c | 2 +-
gcc/config/aarch64/iterators.md | 3 +-
gcc/config/arc/arc.c | 4 +-
gcc/config/arc/arc.opt | 4 +-
gcc/config/arm/aout.h | 6 +-
gcc/config/arm/arm-builtins.c | 734 +-
gcc/config/arm/arm-c.c | 10 +
gcc/config/arm/arm-cpus.in | 14 +-
gcc/config/arm/arm-protos.h | 3 +-
gcc/config/arm/arm.c | 319 +-
gcc/config/arm/arm.h | 69 +-
gcc/config/arm/arm.md | 34 +-
gcc/config/arm/arm_mve.h | 27562 +++++++++++++++++++
gcc/config/arm/arm_mve_builtins.def | 896 +
gcc/config/arm/constraints.md | 54 +-
gcc/config/arm/iterators.md | 24 +-
gcc/config/arm/mve.md | 11210 ++++++++
gcc/config/arm/neon.md | 75 +-
gcc/config/arm/predicates.md | 46 +-
gcc/config/arm/t-arm | 5 +-
gcc/config/arm/t-rmprofile | 13 +-
gcc/config/arm/thumb2.md | 2 +-
gcc/config/arm/types.md | 18 +-
gcc/config/arm/unspecs.md | 2 +
gcc/config/arm/vec-common.md | 116 +-
gcc/config/arm/vfp.md | 128 +-
gcc/config/cr16/cr16.opt | 2 +-
gcc/config/darwin.c | 29 +-
gcc/config/darwin.opt | 96 +-
gcc/config/fr30/fr30.c | 2 +-
gcc/config/gcn/gcn-run.c | 2 +-
gcc/config/gcn/gcn-valu.md | 31 +-
gcc/config/gcn/gcn.h | 4 +
gcc/config/i386/darwin.h | 10 +
gcc/config/i386/i386-features.c | 2 +-
gcc/config/i386/i386.c | 36 +-
gcc/config/i386/i386.h | 5 +-
gcc/config/i386/i386.md | 126 +-
gcc/config/i386/mmx.md | 29 +-
gcc/config/i386/predicates.md | 5 -
gcc/config/i386/x86-tune.def | 2 +-
gcc/config/msp430/msp430.c | 2 +-
gcc/config/nds32/nds32-md-auxiliary.c | 12 +-
gcc/config/nvptx/nvptx.c | 2 +-
gcc/config/pa/pa.h | 1 +
gcc/config/rs6000/constraints.md | 11 +
gcc/config/rs6000/rs6000-c.c | 2 +-
gcc/config/rs6000/rs6000-internal.h | 3 -
gcc/config/rs6000/rs6000-logue.c | 2 +-
gcc/config/rs6000/rs6000-p8swap.c | 2 +-
gcc/config/rs6000/rs6000-string.c | 2 +-
gcc/config/rs6000/rs6000.c | 20 +-
gcc/config/rs6000/rs6000.h | 4 +
gcc/config/rx/rx.c | 1 -
gcc/config/rx/rx.md | 1 -
gcc/config/s390/s390.c | 2 +-
gcc/cp/ChangeLog | 175 +-
gcc/cp/call.c | 14 +-
gcc/cp/constexpr.c | 69 +-
gcc/cp/constraint.cc | 87 +-
gcc/cp/coroutines.cc | 12 +-
gcc/cp/cp-gimplify.c | 30 +-
gcc/cp/cp-tree.h | 6 +-
gcc/cp/cxx-pretty-print.c | 18 +-
gcc/cp/cxx-pretty-print.h | 1 +
gcc/cp/decl.c | 28 +-
gcc/cp/error.c | 35 +-
gcc/cp/except.c | 5 +-
gcc/cp/logic.cc | 10 +-
gcc/cp/method.c | 6 +-
gcc/cp/name-lookup.c | 2 +-
gcc/cp/parser.c | 86 +-
gcc/cp/pt.c | 39 +-
gcc/cp/tree.c | 26 +-
gcc/cse.c | 15 +-
gcc/d/ChangeLog | 55 +
gcc/d/d-lang.cc | 81 +-
gcc/d/d-target.cc | 2 +-
gcc/d/d-tree.h | 5 +
gcc/d/decl.cc | 17 +-
gcc/d/dmd/MERGE | 2 +-
gcc/d/dmd/attrib.c | 189 +-
gcc/d/dmd/attrib.h | 9 +-
gcc/d/dmd/cond.c | 333 +-
gcc/d/dmd/cond.h | 5 +-
gcc/d/dmd/cppmangle.c | 2 +-
gcc/d/dmd/dclass.c | 1 -
gcc/d/dmd/declaration.c | 9 +
gcc/d/dmd/dinterpret.c | 4 +
gcc/d/dmd/dmangle.c | 1 +
gcc/d/dmd/dsymbol.c | 100 +-
gcc/d/dmd/dsymbol.h | 2 +
gcc/d/dmd/expression.c | 10 +
gcc/d/dmd/expression.h | 2 +
gcc/d/dmd/expressionsem.c | 28 +-
gcc/d/dmd/func.c | 4 +-
gcc/d/dmd/hdrgen.c | 68 +-
gcc/d/dmd/iasmgcc.c | 30 +-
gcc/d/dmd/init.c | 2 +-
gcc/d/dmd/intrange.c | 2 +-
gcc/d/dmd/json.c | 4 +
gcc/d/dmd/module.h | 1 +
gcc/d/dmd/mtype.c | 152 +-
gcc/d/dmd/mtype.h | 18 +
gcc/d/dmd/parse.c | 304 +-
gcc/d/dmd/parse.h | 3 +
gcc/d/dmd/scope.h | 3 +-
gcc/d/dmd/statement.c | 120 +
gcc/d/dmd/statement.h | 9 +-
gcc/d/dmd/statementsem.c | 581 +-
gcc/d/dmd/traits.c | 34 +-
gcc/d/dmd/visitor.h | 4 +
gcc/d/expr.cc | 2 +-
gcc/d/typeinfo.cc | 47 +-
gcc/d/types.cc | 58 +-
gcc/df-core.c | 35 +-
gcc/doc/install.texi | 16 +-
gcc/doc/invoke.texi | 11 +
gcc/doc/sourcebuild.texi | 11 +
gcc/doc/tm.texi | 10 +-
gcc/doc/tm.texi.in | 6 +-
gcc/dwarf2out.c | 72 +-
gcc/expmed.c | 55 +-
gcc/fold-const.c | 9 +-
gcc/fortran/ChangeLog | 49 +
gcc/fortran/arith.c | 2 +-
gcc/fortran/array.c | 2 +-
gcc/fortran/class.c | 2 +-
gcc/fortran/expr.c | 34 +-
gcc/fortran/frontend-passes.c | 2 +-
gcc/fortran/lang.opt | 2 +-
gcc/fortran/match.c | 12 +-
gcc/fortran/module.c | 4 +-
gcc/fortran/openmp.c | 12 +-
gcc/fortran/resolve.c | 4 +-
gcc/fortran/trans-expr.c | 2 +-
gcc/fortran/trans-types.c | 2 +-
gcc/gimple-fold.c | 12 +-
gcc/gimple-loop-versioning.cc | 2 +-
gcc/gimple-ssa-sprintf.c | 10 +-
gcc/gimple-ssa-store-merging.c | 6 +-
gcc/gimple-ssa-warn-restrict.c | 4 +-
gcc/hsa-common.c | 2 +-
gcc/hsa-common.h | 2 +-
gcc/input.c | 4 +-
gcc/ipa-cp.c | 13 +-
gcc/ipa-fnsummary.c | 4 -
gcc/ipa-inline-transform.c | 9 +-
gcc/ipa-inline.c | 3 +
gcc/ipa-param-manipulation.h | 2 +-
gcc/ipa-predicate.c | 2 +-
gcc/ipa-prop.c | 2 +-
gcc/ipa-prop.h | 2 +-
gcc/ipa-split.c | 2 +-
gcc/ira-costs.c | 2 +-
gcc/jit/ChangeLog | 11 +
gcc/jit/jit-playback.c | 16 +-
gcc/jit/jit-playback.h | 1 -
gcc/langhooks.c | 5 +-
gcc/langhooks.h | 2 +-
gcc/lra-constraints.c | 24 +-
gcc/lra-spills.c | 21 +-
gcc/lto-section-in.c | 1 +
gcc/lto-streamer-out.c | 82 +-
gcc/lto-streamer.h | 1 +
gcc/lto-wrapper.c | 3 +-
gcc/lto/ChangeLog | 22 +
gcc/lto/lto-lang.c | 3 +-
gcc/lto/lto.c | 13 +-
gcc/omp-grid.c | 2 +-
gcc/omp-offload.c | 14 +-
gcc/optinfo-emit-json.cc | 2 +-
gcc/opts.c | 29 +-
gcc/params.opt | 4 +
gcc/po/ChangeLog | 12 +
gcc/po/es.po | 66 +-
gcc/po/gcc.pot | 15239 ++++++----
gcc/po/sv.po | 381 +-
gcc/read-rtl-function.c | 6 +-
gcc/reorg.c | 26 +-
gcc/resource.c | 21 +-
gcc/resource.h | 1 +
gcc/rtl.c | 2 +-
gcc/selftest.c | 2 +-
gcc/shrink-wrap.c | 2 +-
gcc/simplify-rtx.c | 51 +
gcc/spellcheck.c | 2 +-
gcc/symtab.c | 20 +-
gcc/target.def | 6 +-
gcc/testsuite/ChangeLog | 5575 +++-
.../c-c++-common/goacc/firstprivate-mappings-1.c | 12 +-
.../c-c++-common/ubsan/float-cast-overflow-1.c | 2 +-
.../c-c++-common/ubsan/float-cast-overflow-2.c | 2 +-
.../c-c++-common/ubsan/float-cast-overflow-4.c | 2 +-
gcc/testsuite/g++.dg/abi/empty30.C | 14 +
gcc/testsuite/g++.dg/abi/lambda-vis.C | 23 +
gcc/testsuite/g++.dg/abi/mangle74.C | 30 +
gcc/testsuite/g++.dg/concepts/diagnostic6.C | 14 +
gcc/testsuite/g++.dg/concepts/pr84330.C | 2 +-
gcc/testsuite/g++.dg/conversion/op7.C | 22 +
.../g++.dg/coroutines/torture/coro-torture.exp | 14 +-
gcc/testsuite/g++.dg/cpp0x/decltype74.C | 30 +
gcc/testsuite/g++.dg/cpp0x/decltype75.C | 24 +
gcc/testsuite/g++.dg/cpp0x/enum40.C | 26 +
.../g++.dg/cpp0x/lambda/lambda-variadic10.C | 12 +
gcc/testsuite/g++.dg/cpp0x/noexcept57.C | 40 +
gcc/testsuite/g++.dg/cpp0x/variadic178.C | 6 +
gcc/testsuite/g++.dg/cpp1y/constexpr-union2.C | 9 +
gcc/testsuite/g++.dg/cpp1y/constexpr-union3.C | 9 +
gcc/testsuite/g++.dg/cpp1y/constexpr-union4.C | 9 +
gcc/testsuite/g++.dg/cpp1y/constexpr-union5.C | 15 +
gcc/testsuite/g++.dg/cpp1y/pr94066-2.C | 19 +
gcc/testsuite/g++.dg/cpp1y/pr94066-3.C | 16 +
gcc/testsuite/g++.dg/cpp1y/pr94066.C | 18 +
gcc/testsuite/g++.dg/cpp1z/class-deduction71.C | 6 +
gcc/testsuite/g++.dg/cpp1z/class-deduction72.C | 11 +
gcc/testsuite/g++.dg/cpp2a/concepts-nonbool1.C | 20 +
gcc/testsuite/g++.dg/cpp2a/concepts-nonbool2.C | 11 +
gcc/testsuite/g++.dg/cpp2a/concepts-requires1.C | 4 +-
gcc/testsuite/g++.dg/cpp2a/concepts-requires2.C | 12 +-
gcc/testsuite/g++.dg/cpp2a/concepts-using2.C | 4 +
gcc/testsuite/g++.dg/cpp2a/constexpr-union1.C | 18 +
gcc/testsuite/g++.dg/debug/dwarf2/const2b.C | 2 +-
gcc/testsuite/g++.dg/diagnostic/pr67960-2.C | 13 +
gcc/testsuite/g++.dg/diagnostic/pr67960.C | 13 +
gcc/testsuite/g++.dg/ext/pr94197.C | 74 +
gcc/testsuite/g++.dg/ext/stmtexpr15.C | 2 +-
.../g++.dg/goacc/firstprivate-mappings-1.C | 12 +-
gcc/testsuite/g++.dg/opt/pr94223.C | 5 +
gcc/testsuite/g++.dg/parse/error26.C | 2 +-
gcc/testsuite/g++.dg/torture/pr93347.C | 306 +
gcc/testsuite/g++.dg/torture/pr94202.C | 22 +
gcc/testsuite/g++.dg/torture/pr94216.C | 45 +
gcc/testsuite/g++.dg/torture/pr94303.C | 17 +
gcc/testsuite/g++.dg/tree-ssa/pr94224.C | 34 +
gcc/testsuite/g++.dg/ubsan/pr91993.C | 17 +
gcc/testsuite/g++.dg/warn/Wconversion-pr91993.C | 17 +
gcc/testsuite/g++.dg/warn/Wnoexcept1.C | 2 +-
gcc/testsuite/g++.dg/warn/Wnoexcept2.C | 15 +
gcc/testsuite/g++.target/aarch64/pr94052.C | 174 +
gcc/testsuite/g++.target/i386/pr94185.C | 33 +
gcc/testsuite/gcc.c-torture/compile/20200313-1.c | 14 +
gcc/testsuite/gcc.c-torture/compile/pr90275.c | 27 +
gcc/testsuite/gcc.c-torture/compile/pr94144.c | 18 +
gcc/testsuite/gcc.c-torture/compile/pr94179.c | 9 +
gcc/testsuite/gcc.c-torture/compile/pr94238.c | 22 +
gcc/testsuite/gcc.c-torture/execute/pr94130.c | 16 +
gcc/testsuite/gcc.c-torture/pr92372.c | 16 +
.../gcc.dg/Wbuiltin-declaration-mismatch-12.c | 4 +-
.../gcc.dg/Wbuiltin-declaration-mismatch-14.c | 77 +
.../gcc.dg/Wbuiltin-declaration-mismatch-15.c | 56 +
gcc/testsuite/gcc.dg/analyzer/pr94047.c | 23 +
gcc/testsuite/gcc.dg/analyzer/pr94099.c | 27 +
gcc/testsuite/gcc.dg/analyzer/pr94105.c | 3 +
gcc/testsuite/gcc.dg/analyzer/sigsetjmp-5.c | 2 +
gcc/testsuite/gcc.dg/analyzer/sigsetjmp-6.c | 2 +
gcc/testsuite/gcc.dg/attr-flatten-1.c | 18 +
gcc/testsuite/gcc.dg/attr-weakref-5.c | 31 +
gcc/testsuite/gcc.dg/debug/dwarf2/pr93751-1.c | 6 +
gcc/testsuite/gcc.dg/debug/dwarf2/pr93751-2.c | 6 +
gcc/testsuite/gcc.dg/lto/pr94157_0.c | 7 +
gcc/testsuite/gcc.dg/pr62090.c | 2 +
gcc/testsuite/gcc.dg/pr89314.c | 2 +-
gcc/testsuite/gcc.dg/pr94015.c | 107 +
gcc/testsuite/gcc.dg/pr94166.c | 24 +
gcc/testsuite/gcc.dg/pr94167.c | 33 +
gcc/testsuite/gcc.dg/pr94172-1.c | 12 +
gcc/testsuite/gcc.dg/pr94172-2.c | 19 +
gcc/testsuite/gcc.dg/pr94188.c | 10 +
gcc/testsuite/gcc.dg/pr94189.c | 11 +
gcc/testsuite/gcc.dg/pr94211.c | 12 +
gcc/testsuite/gcc.dg/pr94277.c | 11 +
gcc/testsuite/gcc.dg/pr94283.c | 16 +
gcc/testsuite/gcc.dg/pr94286.c | 11 +
gcc/testsuite/gcc.dg/torture/pr54261-1.c | 14 +-
gcc/testsuite/gcc.dg/torture/pr94206.c | 17 +
gcc/testsuite/gcc.dg/tree-ssa/pr93435.c | 159 +
gcc/testsuite/gcc.dg/tree-ssa/pr94125.c | 41 +
gcc/testsuite/gcc.dg/vect/bb-slp-over-widen-2.c | 2 +-
gcc/testsuite/gcc.misc-tests/gcov-pr94029.c | 14 +
gcc/testsuite/gcc.misc-tests/help.exp | 2 +-
.../aarch64/advsimd-intrinsics/bfcvt-nosimd.c | 7 +-
gcc/testsuite/gcc.target/aarch64/pr94072.c | 9 +
gcc/testsuite/gcc.target/aarch64/pr94201.c | 13 +
.../aarch64/sve/acle/general-c/sizeless-1.c | 3 +-
.../aarch64/sve/acle/general-c/sizeless-2.c | 3 +-
.../gcc.target/aarch64/sve/acle/general/cpy_1.c | 4 +
gcc/testsuite/gcc.target/aarch64/sve/pcs/args_1.c | 6 +
.../gcc.target/aarch64/sve/pcs/saves_1_be_nowrap.c | 78 +-
.../gcc.target/aarch64/sve/pcs/saves_1_be_wrap.c | 78 +-
.../gcc.target/aarch64/sve/pcs/saves_1_le_nowrap.c | 78 +-
.../gcc.target/aarch64/sve/pcs/saves_1_le_wrap.c | 78 +-
.../gcc.target/aarch64/sve/pcs/saves_2_be_nowrap.c | 304 +-
.../gcc.target/aarch64/sve/pcs/saves_2_be_wrap.c | 304 +-
.../gcc.target/aarch64/sve/pcs/saves_2_le_nowrap.c | 304 +-
.../gcc.target/aarch64/sve/pcs/saves_2_le_wrap.c | 304 +-
.../gcc.target/aarch64/sve/pcs/saves_4_be.c | 78 +-
.../gcc.target/aarch64/sve/pcs/saves_4_le.c | 78 +-
.../gcc.target/aarch64/sve/pcs/saves_5_be.c | 76 +-
.../gcc.target/aarch64/sve/pcs/saves_5_le.c | 76 +-
.../gcc.target/aarch64/sve/pcs/stack_clash_1.c | 81 +-
.../aarch64/sve/pcs/stack_clash_1_1024.c | 82 +-
.../gcc.target/aarch64/sve/pcs/stack_clash_1_128.c | 78 +-
.../aarch64/sve/pcs/stack_clash_1_2048.c | 80 +-
.../gcc.target/aarch64/sve/pcs/stack_clash_1_256.c | 82 +-
.../gcc.target/aarch64/sve/pcs/stack_clash_1_512.c | 82 +-
.../aarch64/sve/pcs/stack_clash_2_1024.c | 66 +-
.../aarch64/sve/pcs/stack_clash_2_2048.c | 66 +-
.../gcc.target/aarch64/sve/pcs/stack_clash_2_256.c | 66 +-
.../gcc.target/aarch64/sve/pcs/stack_clash_2_512.c | 66 +-
gcc/testsuite/gcc.target/arm/cmp-2.c | 4 +-
gcc/testsuite/gcc.target/arm/cmp-3.c | 49 +
gcc/testsuite/gcc.target/arm/multilib.exp | 3 +
gcc/testsuite/gcc.target/arm/mve/intrinsics/asrl.c | 13 +
gcc/testsuite/gcc.target/arm/mve/intrinsics/lsll.c | 13 +
.../gcc.target/arm/mve/intrinsics/mve_fp_fpu1.c | 14 +
.../gcc.target/arm/mve/intrinsics/mve_fp_fpu2.c | 13 +
.../gcc.target/arm/mve/intrinsics/mve_fpu1.c | 14 +
.../gcc.target/arm/mve/intrinsics/mve_fpu2.c | 14 +
.../gcc.target/arm/mve/intrinsics/mve_fpu3.c | 12 +
.../gcc.target/arm/mve/intrinsics/mve_libcall1.c | 67 +
.../gcc.target/arm/mve/intrinsics/mve_libcall2.c | 67 +
.../arm/mve/intrinsics/mve_move_gpr_to_gpr.c | 17 +
.../arm/mve/intrinsics/mve_vector_float.c | 27 +
.../arm/mve/intrinsics/mve_vector_float1.c | 31 +
.../arm/mve/intrinsics/mve_vector_float2.c | 27 +
.../gcc.target/arm/mve/intrinsics/mve_vector_int.c | 49 +
.../arm/mve/intrinsics/mve_vector_int1.c | 54 +
.../arm/mve/intrinsics/mve_vector_int2.c | 49 +
.../arm/mve/intrinsics/mve_vector_uint.c | 49 +
.../arm/mve/intrinsics/mve_vector_uint1.c | 54 +
.../arm/mve/intrinsics/mve_vector_uint2.c | 49 +
.../gcc.target/arm/mve/intrinsics/sqrshr.c | 13 +
.../gcc.target/arm/mve/intrinsics/sqrshrl_sat48.c | 13 +
.../gcc.target/arm/mve/intrinsics/sqrshrl_sat64.c | 13 +
.../gcc.target/arm/mve/intrinsics/sqshl.c | 13 +
.../gcc.target/arm/mve/intrinsics/sqshll.c | 13 +
.../gcc.target/arm/mve/intrinsics/srshr.c | 13 +
.../gcc.target/arm/mve/intrinsics/srshrl.c | 13 +
.../gcc.target/arm/mve/intrinsics/uqrshl.c | 13 +
.../gcc.target/arm/mve/intrinsics/uqrshll_sat48.c | 13 +
.../gcc.target/arm/mve/intrinsics/uqrshll_sat64.c | 13 +
.../gcc.target/arm/mve/intrinsics/uqshl.c | 13 +
.../gcc.target/arm/mve/intrinsics/uqshll.c | 13 +
.../gcc.target/arm/mve/intrinsics/urshr.c | 13 +
.../gcc.target/arm/mve/intrinsics/urshrl.c | 13 +
.../gcc.target/arm/mve/intrinsics/vabavq_p_s16.c | 21 +
.../gcc.target/arm/mve/intrinsics/vabavq_p_s32.c | 21 +
.../gcc.target/arm/mve/intrinsics/vabavq_p_s8.c | 21 +
.../gcc.target/arm/mve/intrinsics/vabavq_p_u16.c | 21 +
.../gcc.target/arm/mve/intrinsics/vabavq_p_u32.c | 21 +
.../gcc.target/arm/mve/intrinsics/vabavq_p_u8.c | 21 +
.../gcc.target/arm/mve/intrinsics/vabavq_s16.c | 21 +
.../gcc.target/arm/mve/intrinsics/vabavq_s32.c | 21 +
.../gcc.target/arm/mve/intrinsics/vabavq_s8.c | 21 +
.../gcc.target/arm/mve/intrinsics/vabavq_u16.c | 21 +
.../gcc.target/arm/mve/intrinsics/vabavq_u32.c | 21 +
.../gcc.target/arm/mve/intrinsics/vabavq_u8.c | 21 +
.../gcc.target/arm/mve/intrinsics/vabdq_f16.c | 21 +
.../gcc.target/arm/mve/intrinsics/vabdq_f32.c | 21 +
.../gcc.target/arm/mve/intrinsics/vabdq_m_f16.c | 23 +
.../gcc.target/arm/mve/intrinsics/vabdq_m_f32.c | 23 +
.../gcc.target/arm/mve/intrinsics/vabdq_m_s16.c | 23 +
.../gcc.target/arm/mve/intrinsics/vabdq_m_s32.c | 23 +
.../gcc.target/arm/mve/intrinsics/vabdq_m_s8.c | 23 +
.../gcc.target/arm/mve/intrinsics/vabdq_m_u16.c | 23 +
.../gcc.target/arm/mve/intrinsics/vabdq_m_u32.c | 23 +
.../gcc.target/arm/mve/intrinsics/vabdq_m_u8.c | 23 +
.../gcc.target/arm/mve/intrinsics/vabdq_s16.c | 21 +
.../gcc.target/arm/mve/intrinsics/vabdq_s32.c | 21 +
.../gcc.target/arm/mve/intrinsics/vabdq_s8.c | 21 +
.../gcc.target/arm/mve/intrinsics/vabdq_u16.c | 21 +
.../gcc.target/arm/mve/intrinsics/vabdq_u32.c | 21 +
.../gcc.target/arm/mve/intrinsics/vabdq_u8.c | 21 +
.../gcc.target/arm/mve/intrinsics/vabdq_x_f16.c | 22 +
.../gcc.target/arm/mve/intrinsics/vabdq_x_f32.c | 22 +
.../gcc.target/arm/mve/intrinsics/vabdq_x_s16.c | 23 +
.../gcc.target/arm/mve/intrinsics/vabdq_x_s32.c | 22 +
.../gcc.target/arm/mve/intrinsics/vabdq_x_s8.c | 22 +
.../gcc.target/arm/mve/intrinsics/vabdq_x_u16.c | 22 +
.../gcc.target/arm/mve/intrinsics/vabdq_x_u32.c | 22 +
.../gcc.target/arm/mve/intrinsics/vabdq_x_u8.c | 22 +
.../gcc.target/arm/mve/intrinsics/vabsq_f16.c | 13 +
.../gcc.target/arm/mve/intrinsics/vabsq_f32.c | 13 +
.../gcc.target/arm/mve/intrinsics/vabsq_m_f16.c | 22 +
.../gcc.target/arm/mve/intrinsics/vabsq_m_f32.c | 22 +
.../gcc.target/arm/mve/intrinsics/vabsq_m_s16.c | 22 +
.../gcc.target/arm/mve/intrinsics/vabsq_m_s32.c | 22 +
.../gcc.target/arm/mve/intrinsics/vabsq_m_s8.c | 22 +
.../gcc.target/arm/mve/intrinsics/vabsq_s16.c | 21 +
.../gcc.target/arm/mve/intrinsics/vabsq_s32.c | 21 +
.../gcc.target/arm/mve/intrinsics/vabsq_s8.c | 21 +
.../gcc.target/arm/mve/intrinsics/vabsq_x_f16.c | 22 +
.../gcc.target/arm/mve/intrinsics/vabsq_x_f32.c | 22 +
.../gcc.target/arm/mve/intrinsics/vabsq_x_s16.c | 22 +
.../gcc.target/arm/mve/intrinsics/vabsq_x_s32.c | 22 +
.../gcc.target/arm/mve/intrinsics/vabsq_x_s8.c | 22 +
.../gcc.target/arm/mve/intrinsics/vadciq_m_s32.c | 23 +
.../gcc.target/arm/mve/intrinsics/vadciq_m_u32.c | 23 +
.../gcc.target/arm/mve/intrinsics/vadciq_s32.c | 21 +
.../gcc.target/arm/mve/intrinsics/vadciq_u32.c | 21 +
.../gcc.target/arm/mve/intrinsics/vadcq_m_s32.c | 23 +
.../gcc.target/arm/mve/intrinsics/vadcq_m_u32.c | 23 +
.../gcc.target/arm/mve/intrinsics/vadcq_s32.c | 21 +
.../gcc.target/arm/mve/intrinsics/vadcq_u32.c | 21 +
.../gcc.target/arm/mve/intrinsics/vaddlvaq_p_s32.c | 21 +
.../gcc.target/arm/mve/intrinsics/vaddlvaq_p_u32.c | 21 +
.../gcc.target/arm/mve/intrinsics/vaddlvaq_s32.c | 21 +
.../gcc.target/arm/mve/intrinsics/vaddlvaq_u32.c | 21 +
.../gcc.target/arm/mve/intrinsics/vaddlvq_p_s32.c | 21 +
.../gcc.target/arm/mve/intrinsics/vaddlvq_p_u32.c | 21 +
.../gcc.target/arm/mve/intrinsics/vaddlvq_s32.c | 21 +
.../gcc.target/arm/mve/intrinsics/vaddlvq_u32.c | 21 +
.../gcc.target/arm/mve/intrinsics/vaddq_f16.c | 21 +
.../gcc.target/arm/mve/intrinsics/vaddq_f32.c | 21 +
.../gcc.target/arm/mve/intrinsics/vaddq_m_f16.c | 23 +
.../gcc.target/arm/mve/intrinsics/vaddq_m_f32.c | 23 +
.../gcc.target/arm/mve/intrinsics/vaddq_m_n_f16.c | 23 +
.../gcc.target/arm/mve/intrinsics/vaddq_m_n_f32.c | 23 +
.../gcc.target/arm/mve/intrinsics/vaddq_m_n_s16.c | 23 +
.../gcc.target/arm/mve/intrinsics/vaddq_m_n_s32.c | 23 +
.../gcc.target/arm/mve/intrinsics/vaddq_m_n_s8.c | 23 +
.../gcc.target/arm/mve/intrinsics/vaddq_m_n_u16.c | 23 +
.../gcc.target/arm/mve/intrinsics/vaddq_m_n_u32.c | 23 +
.../gcc.target/arm/mve/intrinsics/vaddq_m_n_u8.c | 23 +
.../gcc.target/arm/mve/intrinsics/vaddq_m_s16.c | 23 +
.../gcc.target/arm/mve/intrinsics/vaddq_m_s32.c | 23 +
.../gcc.target/arm/mve/intrinsics/vaddq_m_s8.c | 23 +
.../gcc.target/arm/mve/intrinsics/vaddq_m_u16.c | 23 +
.../gcc.target/arm/mve/intrinsics/vaddq_m_u32.c | 23 +
.../gcc.target/arm/mve/intrinsics/vaddq_m_u8.c | 23 +
.../gcc.target/arm/mve/intrinsics/vaddq_n_f16.c | 21 +
.../gcc.target/arm/mve/intrinsics/vaddq_n_f32.c | 21 +
.../gcc.target/arm/mve/intrinsics/vaddq_n_s16.c | 21 +
.../gcc.target/arm/mve/intrinsics/vaddq_n_s32.c | 21 +
.../gcc.target/arm/mve/intrinsics/vaddq_n_s8.c | 21 +
.../gcc.target/arm/mve/intrinsics/vaddq_n_u16.c | 21 +
.../gcc.target/arm/mve/intrinsics/vaddq_n_u32.c | 21 +
.../gcc.target/arm/mve/intrinsics/vaddq_n_u8.c | 21 +
.../gcc.target/arm/mve/intrinsics/vaddq_s16.c | 21 +
.../gcc.target/arm/mve/intrinsics/vaddq_s32.c | 21 +
.../gcc.target/arm/mve/intrinsics/vaddq_s8.c | 21 +
.../gcc.target/arm/mve/intrinsics/vaddq_u16.c | 21 +
.../gcc.target/arm/mve/intrinsics/vaddq_u32.c | 21 +
.../gcc.target/arm/mve/intrinsics/vaddq_u8.c | 21 +
.../gcc.target/arm/mve/intrinsics/vaddq_x_f16.c | 23 +
.../gcc.target/arm/mve/intrinsics/vaddq_x_f32.c | 23 +
.../gcc.target/arm/mve/intrinsics/vaddq_x_n_f16.c | 23 +
.../gcc.target/arm/mve/intrinsics/vaddq_x_n_f32.c | 23 +
.../gcc.target/arm/mve/intrinsics/vaddq_x_n_s16.c | 23 +
.../gcc.target/arm/mve/intrinsics/vaddq_x_n_s32.c | 23 +
.../gcc.target/arm/mve/intrinsics/vaddq_x_n_s8.c | 23 +
.../gcc.target/arm/mve/intrinsics/vaddq_x_n_u16.c | 23 +
.../gcc.target/arm/mve/intrinsics/vaddq_x_n_u32.c | 23 +
.../gcc.target/arm/mve/intrinsics/vaddq_x_n_u8.c | 23 +
.../gcc.target/arm/mve/intrinsics/vaddq_x_s16.c | 23 +
.../gcc.target/arm/mve/intrinsics/vaddq_x_s32.c | 23 +
.../gcc.target/arm/mve/intrinsics/vaddq_x_s8.c | 23 +
.../gcc.target/arm/mve/intrinsics/vaddq_x_u16.c | 23 +
.../gcc.target/arm/mve/intrinsics/vaddq_x_u32.c | 23 +
.../gcc.target/arm/mve/intrinsics/vaddq_x_u8.c | 23 +
.../gcc.target/arm/mve/intrinsics/vaddvaq_p_s16.c | 21 +
.../gcc.target/arm/mve/intrinsics/vaddvaq_p_s32.c | 21 +
.../gcc.target/arm/mve/intrinsics/vaddvaq_p_s8.c | 21 +
.../gcc.target/arm/mve/intrinsics/vaddvaq_p_u16.c | 21 +
.../gcc.target/arm/mve/intrinsics/vaddvaq_p_u32.c | 21 +
.../gcc.target/arm/mve/intrinsics/vaddvaq_p_u8.c | 21 +
.../gcc.target/arm/mve/intrinsics/vaddvaq_s16.c | 21 +
.../gcc.target/arm/mve/intrinsics/vaddvaq_s32.c | 21 +
.../gcc.target/arm/mve/intrinsics/vaddvaq_s8.c | 21 +
.../gcc.target/arm/mve/intrinsics/vaddvaq_u16.c | 21 +
.../gcc.target/arm/mve/intrinsics/vaddvaq_u32.c | 21 +
.../gcc.target/arm/mve/intrinsics/vaddvaq_u8.c | 21 +
.../gcc.target/arm/mve/intrinsics/vaddvq_p_s16.c | 21 +
.../gcc.target/arm/mve/intrinsics/vaddvq_p_s32.c | 21 +
.../gcc.target/arm/mve/intrinsics/vaddvq_p_s8.c | 21 +
.../gcc.target/arm/mve/intrinsics/vaddvq_p_u16.c | 21 +
.../gcc.target/arm/mve/intrinsics/vaddvq_p_u32.c | 21 +
.../gcc.target/arm/mve/intrinsics/vaddvq_p_u8.c | 21 +
.../gcc.target/arm/mve/intrinsics/vaddvq_s16.c | 21 +
.../gcc.target/arm/mve/intrinsics/vaddvq_s32.c | 21 +
.../gcc.target/arm/mve/intrinsics/vaddvq_s8.c | 21 +
.../gcc.target/arm/mve/intrinsics/vaddvq_u16.c | 21 +
.../gcc.target/arm/mve/intrinsics/vaddvq_u32.c | 21 +
.../gcc.target/arm/mve/intrinsics/vaddvq_u8.c | 21 +
.../gcc.target/arm/mve/intrinsics/vandq_f16.c | 21 +
.../gcc.target/arm/mve/intrinsics/vandq_f32.c | 21 +
.../gcc.target/arm/mve/intrinsics/vandq_m_f16.c | 23 +
.../gcc.target/arm/mve/intrinsics/vandq_m_f32.c | 23 +
.../gcc.target/arm/mve/intrinsics/vandq_m_s16.c | 23 +
.../gcc.target/arm/mve/intrinsics/vandq_m_s32.c | 23 +
.../gcc.target/arm/mve/intrinsics/vandq_m_s8.c | 23 +
.../gcc.target/arm/mve/intrinsics/vandq_m_u16.c | 23 +
.../gcc.target/arm/mve/intrinsics/vandq_m_u32.c | 23 +
.../gcc.target/arm/mve/intrinsics/vandq_m_u8.c | 23 +
.../gcc.target/arm/mve/intrinsics/vandq_s16.c | 21 +
.../gcc.target/arm/mve/intrinsics/vandq_s32.c | 21 +
.../gcc.target/arm/mve/intrinsics/vandq_s8.c | 21 +
.../gcc.target/arm/mve/intrinsics/vandq_u16.c | 21 +
.../gcc.target/arm/mve/intrinsics/vandq_u32.c | 21 +
.../gcc.target/arm/mve/intrinsics/vandq_u8.c | 21 +
.../gcc.target/arm/mve/intrinsics/vandq_x_f16.c | 22 +
.../gcc.target/arm/mve/intrinsics/vandq_x_f32.c | 22 +
.../gcc.target/arm/mve/intrinsics/vandq_x_s16.c | 22 +
.../gcc.target/arm/mve/intrinsics/vandq_x_s32.c | 22 +
.../gcc.target/arm/mve/intrinsics/vandq_x_s8.c | 22 +
.../gcc.target/arm/mve/intrinsics/vandq_x_u16.c | 22 +
.../gcc.target/arm/mve/intrinsics/vandq_x_u32.c | 22 +
.../gcc.target/arm/mve/intrinsics/vandq_x_u8.c | 22 +
.../gcc.target/arm/mve/intrinsics/vbicq_f16.c | 21 +
.../gcc.target/arm/mve/intrinsics/vbicq_f32.c | 21 +
.../gcc.target/arm/mve/intrinsics/vbicq_m_f16.c | 23 +
.../gcc.target/arm/mve/intrinsics/vbicq_m_f32.c | 23 +
.../gcc.target/arm/mve/intrinsics/vbicq_m_n_s16.c | 22 +
.../gcc.target/arm/mve/intrinsics/vbicq_m_n_s32.c | 22 +
.../gcc.target/arm/mve/intrinsics/vbicq_m_n_u16.c | 22 +
.../gcc.target/arm/mve/intrinsics/vbicq_m_n_u32.c | 22 +
.../gcc.target/arm/mve/intrinsics/vbicq_m_s16.c | 23 +
.../gcc.target/arm/mve/intrinsics/vbicq_m_s32.c | 23 +
.../gcc.target/arm/mve/intrinsics/vbicq_m_s8.c | 23 +
.../gcc.target/arm/mve/intrinsics/vbicq_m_u16.c | 23 +
.../gcc.target/arm/mve/intrinsics/vbicq_m_u32.c | 23 +
.../gcc.target/arm/mve/intrinsics/vbicq_m_u8.c | 23 +
.../gcc.target/arm/mve/intrinsics/vbicq_n_s16.c | 13 +
.../gcc.target/arm/mve/intrinsics/vbicq_n_s32.c | 13 +
.../gcc.target/arm/mve/intrinsics/vbicq_n_u16.c | 13 +
.../gcc.target/arm/mve/intrinsics/vbicq_n_u32.c | 13 +
.../gcc.target/arm/mve/intrinsics/vbicq_s16.c | 21 +
.../gcc.target/arm/mve/intrinsics/vbicq_s32.c | 21 +
.../gcc.target/arm/mve/intrinsics/vbicq_s8.c | 21 +
.../gcc.target/arm/mve/intrinsics/vbicq_u16.c | 21 +
.../gcc.target/arm/mve/intrinsics/vbicq_u32.c | 21 +
.../gcc.target/arm/mve/intrinsics/vbicq_u8.c | 21 +
.../gcc.target/arm/mve/intrinsics/vbicq_x_f16.c | 22 +
.../gcc.target/arm/mve/intrinsics/vbicq_x_f32.c | 22 +
.../gcc.target/arm/mve/intrinsics/vbicq_x_s16.c | 22 +
.../gcc.target/arm/mve/intrinsics/vbicq_x_s32.c | 22 +
.../gcc.target/arm/mve/intrinsics/vbicq_x_s8.c | 22 +
.../gcc.target/arm/mve/intrinsics/vbicq_x_u16.c | 22 +
.../gcc.target/arm/mve/intrinsics/vbicq_x_u32.c | 22 +
.../gcc.target/arm/mve/intrinsics/vbicq_x_u8.c | 22 +
.../gcc.target/arm/mve/intrinsics/vbrsrq_m_n_f16.c | 23 +
.../gcc.target/arm/mve/intrinsics/vbrsrq_m_n_f32.c | 23 +
.../gcc.target/arm/mve/intrinsics/vbrsrq_m_n_s16.c | 23 +
.../gcc.target/arm/mve/intrinsics/vbrsrq_m_n_s32.c | 23 +
.../gcc.target/arm/mve/intrinsics/vbrsrq_m_n_s8.c | 23 +
.../gcc.target/arm/mve/intrinsics/vbrsrq_m_n_u16.c | 23 +
.../gcc.target/arm/mve/intrinsics/vbrsrq_m_n_u32.c | 23 +
.../gcc.target/arm/mve/intrinsics/vbrsrq_m_n_u8.c | 23 +
.../gcc.target/arm/mve/intrinsics/vbrsrq_n_f16.c | 21 +
.../gcc.target/arm/mve/intrinsics/vbrsrq_n_f32.c | 21 +
.../gcc.target/arm/mve/intrinsics/vbrsrq_n_s16.c | 21 +
.../gcc.target/arm/mve/intrinsics/vbrsrq_n_s32.c | 21 +
.../gcc.target/arm/mve/intrinsics/vbrsrq_n_s8.c | 21 +
.../gcc.target/arm/mve/intrinsics/vbrsrq_n_u16.c | 21 +
.../gcc.target/arm/mve/intrinsics/vbrsrq_n_u32.c | 21 +
.../gcc.target/arm/mve/intrinsics/vbrsrq_n_u8.c | 21 +
.../gcc.target/arm/mve/intrinsics/vbrsrq_x_n_f16.c | 23 +
.../gcc.target/arm/mve/intrinsics/vbrsrq_x_n_f32.c | 23 +
.../gcc.target/arm/mve/intrinsics/vbrsrq_x_n_s16.c | 23 +
.../gcc.target/arm/mve/intrinsics/vbrsrq_x_n_s32.c | 23 +
.../gcc.target/arm/mve/intrinsics/vbrsrq_x_n_s8.c | 23 +
.../gcc.target/arm/mve/intrinsics/vbrsrq_x_n_u16.c | 23 +
.../gcc.target/arm/mve/intrinsics/vbrsrq_x_n_u32.c | 23 +
.../gcc.target/arm/mve/intrinsics/vbrsrq_x_n_u8.c | 23 +
.../arm/mve/intrinsics/vcaddq_rot270_f16.c | 21 +
.../arm/mve/intrinsics/vcaddq_rot270_f32.c | 21 +
.../arm/mve/intrinsics/vcaddq_rot270_m_f16.c | 23 +
.../arm/mve/intrinsics/vcaddq_rot270_m_f32.c | 23 +
.../arm/mve/intrinsics/vcaddq_rot270_m_s16.c | 23 +
.../arm/mve/intrinsics/vcaddq_rot270_m_s32.c | 23 +
.../arm/mve/intrinsics/vcaddq_rot270_m_s8.c | 23 +
.../arm/mve/intrinsics/vcaddq_rot270_m_u16.c | 23 +
.../arm/mve/intrinsics/vcaddq_rot270_m_u32.c | 23 +
.../arm/mve/intrinsics/vcaddq_rot270_m_u8.c | 23 +
.../arm/mve/intrinsics/vcaddq_rot270_s16.c | 21 +
.../arm/mve/intrinsics/vcaddq_rot270_s32.c | 21 +
.../arm/mve/intrinsics/vcaddq_rot270_s8.c | 21 +
.../arm/mve/intrinsics/vcaddq_rot270_u16.c | 21 +
.../arm/mve/intrinsics/vcaddq_rot270_u32.c | 21 +
.../arm/mve/intrinsics/vcaddq_rot270_u8.c | 21 +
.../arm/mve/intrinsics/vcaddq_rot270_x_f16.c | 22 +
.../arm/mve/intrinsics/vcaddq_rot270_x_f32.c | 22 +
.../arm/mve/intrinsics/vcaddq_rot270_x_s16.c | 22 +
.../arm/mve/intrinsics/vcaddq_rot270_x_s32.c | 22 +
.../arm/mve/intrinsics/vcaddq_rot270_x_s8.c | 22 +
.../arm/mve/intrinsics/vcaddq_rot270_x_u16.c | 22 +
.../arm/mve/intrinsics/vcaddq_rot270_x_u32.c | 22 +
.../arm/mve/intrinsics/vcaddq_rot270_x_u8.c | 22 +
.../arm/mve/intrinsics/vcaddq_rot90_f16.c | 21 +
.../arm/mve/intrinsics/vcaddq_rot90_f32.c | 21 +
.../arm/mve/intrinsics/vcaddq_rot90_m_f16.c | 23 +
.../arm/mve/intrinsics/vcaddq_rot90_m_f32.c | 23 +
.../arm/mve/intrinsics/vcaddq_rot90_m_s16.c | 23 +
.../arm/mve/intrinsics/vcaddq_rot90_m_s32.c | 23 +
.../arm/mve/intrinsics/vcaddq_rot90_m_s8.c | 23 +
.../arm/mve/intrinsics/vcaddq_rot90_m_u16.c | 23 +
.../arm/mve/intrinsics/vcaddq_rot90_m_u32.c | 23 +
.../arm/mve/intrinsics/vcaddq_rot90_m_u8.c | 23 +
.../arm/mve/intrinsics/vcaddq_rot90_s16.c | 21 +
.../arm/mve/intrinsics/vcaddq_rot90_s32.c | 21 +
.../arm/mve/intrinsics/vcaddq_rot90_s8.c | 21 +
.../arm/mve/intrinsics/vcaddq_rot90_u16.c | 21 +
.../arm/mve/intrinsics/vcaddq_rot90_u32.c | 21 +
.../arm/mve/intrinsics/vcaddq_rot90_u8.c | 21 +
.../arm/mve/intrinsics/vcaddq_rot90_x_f16.c | 22 +
.../arm/mve/intrinsics/vcaddq_rot90_x_f32.c | 22 +
.../arm/mve/intrinsics/vcaddq_rot90_x_s16.c | 22 +
.../arm/mve/intrinsics/vcaddq_rot90_x_s32.c | 22 +
.../arm/mve/intrinsics/vcaddq_rot90_x_s8.c | 22 +
.../arm/mve/intrinsics/vcaddq_rot90_x_u16.c | 22 +
.../arm/mve/intrinsics/vcaddq_rot90_x_u32.c | 22 +
.../arm/mve/intrinsics/vcaddq_rot90_x_u8.c | 22 +
.../gcc.target/arm/mve/intrinsics/vclsq_m_s16.c | 22 +
.../gcc.target/arm/mve/intrinsics/vclsq_m_s32.c | 22 +
.../gcc.target/arm/mve/intrinsics/vclsq_m_s8.c | 22 +
.../gcc.target/arm/mve/intrinsics/vclsq_s16.c | 21 +
.../gcc.target/arm/mve/intrinsics/vclsq_s32.c | 21 +
.../gcc.target/arm/mve/intrinsics/vclsq_s8.c | 21 +
.../gcc.target/arm/mve/intrinsics/vclsq_x_s16.c | 22 +
.../gcc.target/arm/mve/intrinsics/vclsq_x_s32.c | 22 +
.../gcc.target/arm/mve/intrinsics/vclsq_x_s8.c | 22 +
.../gcc.target/arm/mve/intrinsics/vclzq_m_s16.c | 22 +
.../gcc.target/arm/mve/intrinsics/vclzq_m_s32.c | 22 +
.../gcc.target/arm/mve/intrinsics/vclzq_m_s8.c | 22 +
.../gcc.target/arm/mve/intrinsics/vclzq_m_u16.c | 22 +
.../gcc.target/arm/mve/intrinsics/vclzq_m_u32.c | 22 +
.../gcc.target/arm/mve/intrinsics/vclzq_m_u8.c | 22 +
.../gcc.target/arm/mve/intrinsics/vclzq_s16.c | 21 +
.../gcc.target/arm/mve/intrinsics/vclzq_s32.c | 21 +
.../gcc.target/arm/mve/intrinsics/vclzq_s8.c | 21 +
.../gcc.target/arm/mve/intrinsics/vclzq_u16.c | 21 +
.../gcc.target/arm/mve/intrinsics/vclzq_u32.c | 21 +
.../gcc.target/arm/mve/intrinsics/vclzq_u8.c | 21 +
.../gcc.target/arm/mve/intrinsics/vclzq_x_s16.c | 22 +
.../gcc.target/arm/mve/intrinsics/vclzq_x_s32.c | 22 +
.../gcc.target/arm/mve/intrinsics/vclzq_x_s8.c | 22 +
.../gcc.target/arm/mve/intrinsics/vclzq_x_u16.c | 22 +
.../gcc.target/arm/mve/intrinsics/vclzq_x_u32.c | 22 +
.../gcc.target/arm/mve/intrinsics/vclzq_x_u8.c | 22 +
.../gcc.target/arm/mve/intrinsics/vcmlaq_f16.c | 21 +
.../gcc.target/arm/mve/intrinsics/vcmlaq_f32.c | 21 +
.../gcc.target/arm/mve/intrinsics/vcmlaq_m_f16.c | 23 +
.../gcc.target/arm/mve/intrinsics/vcmlaq_m_f32.c | 23 +
.../arm/mve/intrinsics/vcmlaq_rot180_f16.c | 21 +
.../arm/mve/intrinsics/vcmlaq_rot180_f32.c | 21 +
.../arm/mve/intrinsics/vcmlaq_rot180_m_f16.c | 23 +
.../arm/mve/intrinsics/vcmlaq_rot180_m_f32.c | 23 +
.../arm/mve/intrinsics/vcmlaq_rot270_f16.c | 21 +
.../arm/mve/intrinsics/vcmlaq_rot270_f32.c | 21 +
.../arm/mve/intrinsics/vcmlaq_rot270_m_f16.c | 23 +
.../arm/mve/intrinsics/vcmlaq_rot270_m_f32.c | 23 +
.../arm/mve/intrinsics/vcmlaq_rot90_f16.c | 21 +
.../arm/mve/intrinsics/vcmlaq_rot90_f32.c | 21 +
.../arm/mve/intrinsics/vcmlaq_rot90_m_f16.c | 23 +
.../arm/mve/intrinsics/vcmlaq_rot90_m_f32.c | 23 +
.../arm/mve/intrinsics/vcmpcsq_m_n_u16.c | 22 +
.../arm/mve/intrinsics/vcmpcsq_m_n_u32.c | 22 +
.../gcc.target/arm/mve/intrinsics/vcmpcsq_m_n_u8.c | 22 +
.../gcc.target/arm/mve/intrinsics/vcmpcsq_m_u16.c | 22 +
.../gcc.target/arm/mve/intrinsics/vcmpcsq_m_u32.c | 22 +
.../gcc.target/arm/mve/intrinsics/vcmpcsq_m_u8.c | 22 +
.../gcc.target/arm/mve/intrinsics/vcmpcsq_n_u16.c | 21 +
.../gcc.target/arm/mve/intrinsics/vcmpcsq_n_u32.c | 21 +
.../gcc.target/arm/mve/intrinsics/vcmpcsq_n_u8.c | 21 +
.../gcc.target/arm/mve/intrinsics/vcmpcsq_u16.c | 21 +
.../gcc.target/arm/mve/intrinsics/vcmpcsq_u32.c | 21 +
.../gcc.target/arm/mve/intrinsics/vcmpcsq_u8.c | 21 +
.../gcc.target/arm/mve/intrinsics/vcmpeqq_f16.c | 21 +
.../gcc.target/arm/mve/intrinsics/vcmpeqq_f32.c | 21 +
.../gcc.target/arm/mve/intrinsics/vcmpeqq_m_f16.c | 22 +
.../gcc.target/arm/mve/intrinsics/vcmpeqq_m_f32.c | 22 +
.../arm/mve/intrinsics/vcmpeqq_m_n_f16.c | 22 +
.../arm/mve/intrinsics/vcmpeqq_m_n_f32.c | 22 +
.../arm/mve/intrinsics/vcmpeqq_m_n_s16.c | 22 +
.../arm/mve/intrinsics/vcmpeqq_m_n_s32.c | 22 +
.../gcc.target/arm/mve/intrinsics/vcmpeqq_m_n_s8.c | 22 +
.../arm/mve/intrinsics/vcmpeqq_m_n_u16.c | 22 +
.../arm/mve/intrinsics/vcmpeqq_m_n_u32.c | 22 +
.../gcc.target/arm/mve/intrinsics/vcmpeqq_m_n_u8.c | 22 +
.../gcc.target/arm/mve/intrinsics/vcmpeqq_m_s16.c | 22 +
.../gcc.target/arm/mve/intrinsics/vcmpeqq_m_s32.c | 22 +
.../gcc.target/arm/mve/intrinsics/vcmpeqq_m_s8.c | 22 +
.../gcc.target/arm/mve/intrinsics/vcmpeqq_m_u16.c | 22 +
.../gcc.target/arm/mve/intrinsics/vcmpeqq_m_u32.c | 22 +
.../gcc.target/arm/mve/intrinsics/vcmpeqq_m_u8.c | 22 +
.../gcc.target/arm/mve/intrinsics/vcmpeqq_n_f16.c | 21 +
.../gcc.target/arm/mve/intrinsics/vcmpeqq_n_f32.c | 21 +
.../gcc.target/arm/mve/intrinsics/vcmpeqq_n_s16.c | 21 +
.../gcc.target/arm/mve/intrinsics/vcmpeqq_n_s32.c | 21 +
.../gcc.target/arm/mve/intrinsics/vcmpeqq_n_s8.c | 21 +
.../gcc.target/arm/mve/intrinsics/vcmpeqq_n_u16.c | 21 +
.../gcc.target/arm/mve/intrinsics/vcmpeqq_n_u32.c | 21 +
.../gcc.target/arm/mve/intrinsics/vcmpeqq_n_u8.c | 21 +
.../gcc.target/arm/mve/intrinsics/vcmpeqq_s16.c | 21 +
.../gcc.target/arm/mve/intrinsics/vcmpeqq_s32.c | 21 +
.../gcc.target/arm/mve/intrinsics/vcmpeqq_s8.c | 21 +
.../gcc.target/arm/mve/intrinsics/vcmpeqq_u16.c | 21 +
.../gcc.target/arm/mve/intrinsics/vcmpeqq_u32.c | 21 +
.../gcc.target/arm/mve/intrinsics/vcmpeqq_u8.c | 21 +
.../gcc.target/arm/mve/intrinsics/vcmpgeq_f16.c | 21 +
.../gcc.target/arm/mve/intrinsics/vcmpgeq_f32.c | 21 +
.../gcc.target/arm/mve/intrinsics/vcmpgeq_m_f16.c | 22 +
.../gcc.target/arm/mve/intrinsics/vcmpgeq_m_f32.c | 22 +
.../arm/mve/intrinsics/vcmpgeq_m_n_f16.c | 22 +
.../arm/mve/intrinsics/vcmpgeq_m_n_f32.c | 22 +
.../arm/mve/intrinsics/vcmpgeq_m_n_s16.c | 22 +
.../arm/mve/intrinsics/vcmpgeq_m_n_s32.c | 22 +
.../gcc.target/arm/mve/intrinsics/vcmpgeq_m_n_s8.c | 22 +
.../gcc.target/arm/mve/intrinsics/vcmpgeq_m_s16.c | 22 +
.../gcc.target/arm/mve/intrinsics/vcmpgeq_m_s32.c | 22 +
.../gcc.target/arm/mve/intrinsics/vcmpgeq_m_s8.c | 22 +
.../gcc.target/arm/mve/intrinsics/vcmpgeq_n_f16.c | 21 +
.../gcc.target/arm/mve/intrinsics/vcmpgeq_n_f32.c | 21 +
.../gcc.target/arm/mve/intrinsics/vcmpgeq_n_s16.c | 21 +
.../gcc.target/arm/mve/intrinsics/vcmpgeq_n_s32.c | 21 +
.../gcc.target/arm/mve/intrinsics/vcmpgeq_n_s8.c | 21 +
.../gcc.target/arm/mve/intrinsics/vcmpgeq_s16.c | 21 +
.../gcc.target/arm/mve/intrinsics/vcmpgeq_s32.c | 21 +
.../gcc.target/arm/mve/intrinsics/vcmpgeq_s8.c | 21 +
.../gcc.target/arm/mve/intrinsics/vcmpgtq_f16.c | 21 +
.../gcc.target/arm/mve/intrinsics/vcmpgtq_f32.c | 21 +
.../gcc.target/arm/mve/intrinsics/vcmpgtq_m_f16.c | 22 +
.../gcc.target/arm/mve/intrinsics/vcmpgtq_m_f32.c | 22 +
.../arm/mve/intrinsics/vcmpgtq_m_n_f16.c | 22 +
.../arm/mve/intrinsics/vcmpgtq_m_n_f32.c | 22 +
.../arm/mve/intrinsics/vcmpgtq_m_n_s16.c | 22 +
.../arm/mve/intrinsics/vcmpgtq_m_n_s32.c | 22 +
.../gcc.target/arm/mve/intrinsics/vcmpgtq_m_n_s8.c | 22 +
.../gcc.target/arm/mve/intrinsics/vcmpgtq_m_s16.c | 22 +
.../gcc.target/arm/mve/intrinsics/vcmpgtq_m_s32.c | 22 +
.../gcc.target/arm/mve/intrinsics/vcmpgtq_m_s8.c | 22 +
.../gcc.target/arm/mve/intrinsics/vcmpgtq_n_f16.c | 21 +
.../gcc.target/arm/mve/intrinsics/vcmpgtq_n_f32.c | 21 +
.../gcc.target/arm/mve/intrinsics/vcmpgtq_n_s16.c | 21 +
.../gcc.target/arm/mve/intrinsics/vcmpgtq_n_s32.c | 21 +
.../gcc.target/arm/mve/intrinsics/vcmpgtq_n_s8.c | 21 +
.../gcc.target/arm/mve/intrinsics/vcmpgtq_s16.c | 21 +
.../gcc.target/arm/mve/intrinsics/vcmpgtq_s32.c | 21 +
.../gcc.target/arm/mve/intrinsics/vcmpgtq_s8.c | 21 +
.../arm/mve/intrinsics/vcmphiq_m_n_u16.c | 22 +
.../arm/mve/intrinsics/vcmphiq_m_n_u32.c | 22 +
.../gcc.target/arm/mve/intrinsics/vcmphiq_m_n_u8.c | 22 +
.../gcc.target/arm/mve/intrinsics/vcmphiq_m_u16.c | 22 +
.../gcc.target/arm/mve/intrinsics/vcmphiq_m_u32.c | 22 +
.../gcc.target/arm/mve/intrinsics/vcmphiq_m_u8.c | 22 +
.../gcc.target/arm/mve/intrinsics/vcmphiq_n_u16.c | 21 +
.../gcc.target/arm/mve/intrinsics/vcmphiq_n_u32.c | 21 +
.../gcc.target/arm/mve/intrinsics/vcmphiq_n_u8.c | 21 +
.../gcc.target/arm/mve/intrinsics/vcmphiq_u16.c | 21 +
.../gcc.target/arm/mve/intrinsics/vcmphiq_u32.c | 21 +
.../gcc.target/arm/mve/intrinsics/vcmphiq_u8.c | 21 +
.../gcc.target/arm/mve/intrinsics/vcmpleq_f16.c | 21 +
.../gcc.target/arm/mve/intrinsics/vcmpleq_f32.c | 21 +
.../gcc.target/arm/mve/intrinsics/vcmpleq_m_f16.c | 22 +
.../gcc.target/arm/mve/intrinsics/vcmpleq_m_f32.c | 22 +
.../arm/mve/intrinsics/vcmpleq_m_n_f16.c | 22 +
.../arm/mve/intrinsics/vcmpleq_m_n_f32.c | 22 +
.../arm/mve/intrinsics/vcmpleq_m_n_s16.c | 22 +
.../arm/mve/intrinsics/vcmpleq_m_n_s32.c | 22 +
.../gcc.target/arm/mve/intrinsics/vcmpleq_m_n_s8.c | 22 +
.../gcc.target/arm/mve/intrinsics/vcmpleq_m_s16.c | 22 +
.../gcc.target/arm/mve/intrinsics/vcmpleq_m_s32.c | 22 +
.../gcc.target/arm/mve/intrinsics/vcmpleq_m_s8.c | 22 +
.../gcc.target/arm/mve/intrinsics/vcmpleq_n_f16.c | 21 +
.../gcc.target/arm/mve/intrinsics/vcmpleq_n_f32.c | 21 +
.../gcc.target/arm/mve/intrinsics/vcmpleq_n_s16.c | 21 +
.../gcc.target/arm/mve/intrinsics/vcmpleq_n_s32.c | 21 +
.../gcc.target/arm/mve/intrinsics/vcmpleq_n_s8.c | 21 +
.../gcc.target/arm/mve/intrinsics/vcmpleq_s16.c | 21 +
.../gcc.target/arm/mve/intrinsics/vcmpleq_s32.c | 21 +
.../gcc.target/arm/mve/intrinsics/vcmpleq_s8.c | 21 +
.../gcc.target/arm/mve/intrinsics/vcmpltq_f16.c | 21 +
.../gcc.target/arm/mve/intrinsics/vcmpltq_f32.c | 21 +
.../gcc.target/arm/mve/intrinsics/vcmpltq_m_f16.c | 22 +
.../gcc.target/arm/mve/intrinsics/vcmpltq_m_f32.c | 22 +
.../arm/mve/intrinsics/vcmpltq_m_n_f16.c | 22 +
.../arm/mve/intrinsics/vcmpltq_m_n_f32.c | 22 +
.../arm/mve/intrinsics/vcmpltq_m_n_s16.c | 22 +
.../arm/mve/intrinsics/vcmpltq_m_n_s32.c | 22 +
.../gcc.target/arm/mve/intrinsics/vcmpltq_m_n_s8.c | 22 +
.../gcc.target/arm/mve/intrinsics/vcmpltq_m_s16.c | 22 +
.../gcc.target/arm/mve/intrinsics/vcmpltq_m_s32.c | 22 +
.../gcc.target/arm/mve/intrinsics/vcmpltq_m_s8.c | 22 +
.../gcc.target/arm/mve/intrinsics/vcmpltq_n_f16.c | 21 +
.../gcc.target/arm/mve/intrinsics/vcmpltq_n_f32.c | 21 +
.../gcc.target/arm/mve/intrinsics/vcmpltq_n_s16.c | 21 +
.../gcc.target/arm/mve/intrinsics/vcmpltq_n_s32.c | 21 +
.../gcc.target/arm/mve/intrinsics/vcmpltq_n_s8.c | 21 +
.../gcc.target/arm/mve/intrinsics/vcmpltq_s16.c | 21 +
.../gcc.target/arm/mve/intrinsics/vcmpltq_s32.c | 21 +
.../gcc.target/arm/mve/intrinsics/vcmpltq_s8.c | 21 +
.../gcc.target/arm/mve/intrinsics/vcmpneq_f16.c | 21 +
.../gcc.target/arm/mve/intrinsics/vcmpneq_f32.c | 21 +
.../gcc.target/arm/mve/intrinsics/vcmpneq_m_f16.c | 22 +
.../gcc.target/arm/mve/intrinsics/vcmpneq_m_f32.c | 22 +
.../arm/mve/intrinsics/vcmpneq_m_n_f16.c | 22 +
.../arm/mve/intrinsics/vcmpneq_m_n_f32.c | 22 +
.../arm/mve/intrinsics/vcmpneq_m_n_s16.c | 22 +
.../arm/mve/intrinsics/vcmpneq_m_n_s32.c | 22 +
.../gcc.target/arm/mve/intrinsics/vcmpneq_m_n_s8.c | 22 +
.../arm/mve/intrinsics/vcmpneq_m_n_u16.c | 22 +
.../arm/mve/intrinsics/vcmpneq_m_n_u32.c | 22 +
.../gcc.target/arm/mve/intrinsics/vcmpneq_m_n_u8.c | 22 +
.../gcc.target/arm/mve/intrinsics/vcmpneq_m_s16.c | 22 +
.../gcc.target/arm/mve/intrinsics/vcmpneq_m_s32.c | 22 +
.../gcc.target/arm/mve/intrinsics/vcmpneq_m_s8.c | 22 +
.../gcc.target/arm/mve/intrinsics/vcmpneq_m_u16.c | 22 +
.../gcc.target/arm/mve/intrinsics/vcmpneq_m_u32.c | 22 +
.../gcc.target/arm/mve/intrinsics/vcmpneq_m_u8.c | 22 +
.../gcc.target/arm/mve/intrinsics/vcmpneq_n_f16.c | 21 +
.../gcc.target/arm/mve/intrinsics/vcmpneq_n_f32.c | 21 +
.../gcc.target/arm/mve/intrinsics/vcmpneq_n_s16.c | 21 +
.../gcc.target/arm/mve/intrinsics/vcmpneq_n_s32.c | 21 +
.../gcc.target/arm/mve/intrinsics/vcmpneq_n_s8.c | 21 +
.../gcc.target/arm/mve/intrinsics/vcmpneq_n_u16.c | 21 +
.../gcc.target/arm/mve/intrinsics/vcmpneq_n_u32.c | 21 +
.../gcc.target/arm/mve/intrinsics/vcmpneq_n_u8.c | 21 +
.../gcc.target/arm/mve/intrinsics/vcmpneq_s16.c | 21 +
.../gcc.target/arm/mve/intrinsics/vcmpneq_s32.c | 21 +
.../gcc.target/arm/mve/intrinsics/vcmpneq_s8.c | 21 +
.../gcc.target/arm/mve/intrinsics/vcmpneq_u16.c | 21 +
.../gcc.target/arm/mve/intrinsics/vcmpneq_u32.c | 21 +
.../gcc.target/arm/mve/intrinsics/vcmpneq_u8.c | 21 +
.../gcc.target/arm/mve/intrinsics/vcmulq_f16.c | 21 +
.../gcc.target/arm/mve/intrinsics/vcmulq_f32.c | 21 +
.../gcc.target/arm/mve/intrinsics/vcmulq_m_f16.c | 23 +
.../gcc.target/arm/mve/intrinsics/vcmulq_m_f32.c | 23 +
.../arm/mve/intrinsics/vcmulq_rot180_f16.c | 21 +
.../arm/mve/intrinsics/vcmulq_rot180_f32.c | 21 +
.../arm/mve/intrinsics/vcmulq_rot180_m_f16.c | 23 +
.../arm/mve/intrinsics/vcmulq_rot180_m_f32.c | 23 +
.../arm/mve/intrinsics/vcmulq_rot180_x_f16.c | 22 +
.../arm/mve/intrinsics/vcmulq_rot180_x_f32.c | 22 +
.../arm/mve/intrinsics/vcmulq_rot270_f16.c | 21 +
.../arm/mve/intrinsics/vcmulq_rot270_f32.c | 21 +
.../arm/mve/intrinsics/vcmulq_rot270_m_f16.c | 23 +
.../arm/mve/intrinsics/vcmulq_rot270_m_f32.c | 23 +
.../arm/mve/intrinsics/vcmulq_rot270_x_f16.c | 22 +
.../arm/mve/intrinsics/vcmulq_rot270_x_f32.c | 22 +
.../arm/mve/intrinsics/vcmulq_rot90_f16.c | 21 +
.../arm/mve/intrinsics/vcmulq_rot90_f32.c | 21 +
.../arm/mve/intrinsics/vcmulq_rot90_m_f16.c | 23 +
.../arm/mve/intrinsics/vcmulq_rot90_m_f32.c | 23 +
.../arm/mve/intrinsics/vcmulq_rot90_x_f16.c | 23 +
.../arm/mve/intrinsics/vcmulq_rot90_x_f32.c | 23 +
.../gcc.target/arm/mve/intrinsics/vcmulq_x_f16.c | 22 +
.../gcc.target/arm/mve/intrinsics/vcmulq_x_f32.c | 22 +
.../gcc.target/arm/mve/intrinsics/vcreateq_f16.c | 13 +
.../gcc.target/arm/mve/intrinsics/vcreateq_f32.c | 13 +
.../gcc.target/arm/mve/intrinsics/vcreateq_s16.c | 13 +
.../gcc.target/arm/mve/intrinsics/vcreateq_s32.c | 13 +
.../gcc.target/arm/mve/intrinsics/vcreateq_s64.c | 13 +
.../gcc.target/arm/mve/intrinsics/vcreateq_s8.c | 13 +
.../gcc.target/arm/mve/intrinsics/vcreateq_u16.c | 13 +
.../gcc.target/arm/mve/intrinsics/vcreateq_u32.c | 13 +
.../gcc.target/arm/mve/intrinsics/vcreateq_u64.c | 13 +
.../gcc.target/arm/mve/intrinsics/vcreateq_u8.c | 13 +
.../gcc.target/arm/mve/intrinsics/vctp16q.c | 21 +
.../gcc.target/arm/mve/intrinsics/vctp16q_m.c | 22 +
.../gcc.target/arm/mve/intrinsics/vctp32q.c | 21 +
.../gcc.target/arm/mve/intrinsics/vctp32q_m.c | 22 +
.../gcc.target/arm/mve/intrinsics/vctp64q.c | 21 +
.../gcc.target/arm/mve/intrinsics/vctp64q_m.c | 22 +
.../gcc.target/arm/mve/intrinsics/vctp8q.c | 21 +
.../gcc.target/arm/mve/intrinsics/vctp8q_m.c | 22 +
.../arm/mve/intrinsics/vcvtaq_m_s16_f16.c | 22 +
.../arm/mve/intrinsics/vcvtaq_m_s32_f32.c | 22 +
.../arm/mve/intrinsics/vcvtaq_m_u16_f16.c | 22 +
.../arm/mve/intrinsics/vcvtaq_m_u32_f32.c | 22 +
.../gcc.target/arm/mve/intrinsics/vcvtaq_s16_f16.c | 13 +
.../gcc.target/arm/mve/intrinsics/vcvtaq_s32_f32.c | 13 +
.../gcc.target/arm/mve/intrinsics/vcvtaq_u16_f16.c | 13 +
.../gcc.target/arm/mve/intrinsics/vcvtaq_u32_f32.c | 13 +
.../arm/mve/intrinsics/vcvtaq_x_s16_f16.c | 14 +
.../arm/mve/intrinsics/vcvtaq_x_s32_f32.c | 14 +
.../arm/mve/intrinsics/vcvtaq_x_u16_f16.c | 14 +
.../arm/mve/intrinsics/vcvtaq_x_u32_f32.c | 14 +
.../gcc.target/arm/mve/intrinsics/vcvtbq_f16_f32.c | 13 +
.../gcc.target/arm/mve/intrinsics/vcvtbq_f32_f16.c | 13 +
.../arm/mve/intrinsics/vcvtbq_m_f16_f32.c | 22 +
.../arm/mve/intrinsics/vcvtbq_m_f32_f16.c | 22 +
.../arm/mve/intrinsics/vcvtbq_x_f32_f16.c | 14 +
.../arm/mve/intrinsics/vcvtmq_m_s16_f16.c | 22 +
.../arm/mve/intrinsics/vcvtmq_m_s32_f32.c | 22 +
.../arm/mve/intrinsics/vcvtmq_m_u16_f16.c | 22 +
.../arm/mve/intrinsics/vcvtmq_m_u32_f32.c | 22 +
.../gcc.target/arm/mve/intrinsics/vcvtmq_s16_f16.c | 13 +
.../gcc.target/arm/mve/intrinsics/vcvtmq_s32_f32.c | 13 +
.../gcc.target/arm/mve/intrinsics/vcvtmq_u16_f16.c | 13 +
.../gcc.target/arm/mve/intrinsics/vcvtmq_u32_f32.c | 13 +
.../arm/mve/intrinsics/vcvtmq_x_s16_f16.c | 14 +
.../arm/mve/intrinsics/vcvtmq_x_s32_f32.c | 14 +
.../arm/mve/intrinsics/vcvtmq_x_u16_f16.c | 14 +
.../arm/mve/intrinsics/vcvtmq_x_u32_f32.c | 14 +
.../arm/mve/intrinsics/vcvtnq_m_s16_f16.c | 22 +
.../arm/mve/intrinsics/vcvtnq_m_s32_f32.c | 22 +
.../arm/mve/intrinsics/vcvtnq_m_u16_f16.c | 22 +
.../arm/mve/intrinsics/vcvtnq_m_u32_f32.c | 22 +
.../gcc.target/arm/mve/intrinsics/vcvtnq_s16_f16.c | 13 +
.../gcc.target/arm/mve/intrinsics/vcvtnq_s32_f32.c | 13 +
.../gcc.target/arm/mve/intrinsics/vcvtnq_u16_f16.c | 13 +
.../arm/mve/intrinsics/vcvtnq_x_s16_f16.c | 14 +
.../arm/mve/intrinsics/vcvtnq_x_s32_f32.c | 14 +
.../arm/mve/intrinsics/vcvtnq_x_u16_f16.c | 14 +
.../arm/mve/intrinsics/vcvtnq_x_u32_f32.c | 14 +
.../arm/mve/intrinsics/vcvtpq_m_s16_f16.c | 22 +
.../arm/mve/intrinsics/vcvtpq_m_s32_f32.c | 22 +
.../arm/mve/intrinsics/vcvtpq_m_u16_f16.c | 22 +
.../arm/mve/intrinsics/vcvtpq_m_u32_f32.c | 22 +
.../gcc.target/arm/mve/intrinsics/vcvtpq_s16_f16.c | 13 +
.../gcc.target/arm/mve/intrinsics/vcvtpq_s32_f32.c | 13 +
.../gcc.target/arm/mve/intrinsics/vcvtpq_u16_f16.c | 13 +
.../gcc.target/arm/mve/intrinsics/vcvtpq_u32_f32.c | 13 +
.../arm/mve/intrinsics/vcvtpq_x_s16_f16.c | 14 +
.../arm/mve/intrinsics/vcvtpq_x_s32_f32.c | 14 +
.../arm/mve/intrinsics/vcvtpq_x_u16_f16.c | 14 +
.../arm/mve/intrinsics/vcvtpq_x_u32_f32.c | 14 +
.../gcc.target/arm/mve/intrinsics/vcvtq_f16_s16.c | 13 +
.../gcc.target/arm/mve/intrinsics/vcvtq_f16_u16.c | 13 +
.../gcc.target/arm/mve/intrinsics/vcvtq_f32_s32.c | 13 +
.../gcc.target/arm/mve/intrinsics/vcvtq_f32_u32.c | 13 +
.../arm/mve/intrinsics/vcvtq_m_f16_s16.c | 22 +
.../arm/mve/intrinsics/vcvtq_m_f16_u16.c | 22 +
.../arm/mve/intrinsics/vcvtq_m_f32_s32.c | 22 +
.../arm/mve/intrinsics/vcvtq_m_f32_u32.c | 22 +
.../arm/mve/intrinsics/vcvtq_m_n_f16_s16.c | 23 +
.../arm/mve/intrinsics/vcvtq_m_n_f16_u16.c | 23 +
.../arm/mve/intrinsics/vcvtq_m_n_f32_s32.c | 23 +
.../arm/mve/intrinsics/vcvtq_m_n_f32_u32.c | 23 +
.../arm/mve/intrinsics/vcvtq_m_n_s16_f16.c | 23 +
.../arm/mve/intrinsics/vcvtq_m_n_s32_f32.c | 23 +
.../arm/mve/intrinsics/vcvtq_m_n_u16_f16.c | 23 +
.../arm/mve/intrinsics/vcvtq_m_n_u32_f32.c | 23 +
.../arm/mve/intrinsics/vcvtq_m_s16_f16.c | 22 +
.../arm/mve/intrinsics/vcvtq_m_s32_f32.c | 22 +
.../arm/mve/intrinsics/vcvtq_m_u16_f16.c | 22 +
.../arm/mve/intrinsics/vcvtq_m_u32_f32.c | 22 +
.../arm/mve/intrinsics/vcvtq_n_f16_s16.c | 21 +
.../arm/mve/intrinsics/vcvtq_n_f16_u16.c | 21 +
.../arm/mve/intrinsics/vcvtq_n_f32_s32.c | 21 +
.../arm/mve/intrinsics/vcvtq_n_f32_u32.c | 21 +
.../arm/mve/intrinsics/vcvtq_n_s16_f16.c | 13 +
.../arm/mve/intrinsics/vcvtq_n_s32_f32.c | 13 +
.../arm/mve/intrinsics/vcvtq_n_u16_f16.c | 13 +
.../arm/mve/intrinsics/vcvtq_n_u32_f32.c | 13 +
.../gcc.target/arm/mve/intrinsics/vcvtq_s16_f16.c | 13 +
.../gcc.target/arm/mve/intrinsics/vcvtq_s32_f32.c | 13 +
.../gcc.target/arm/mve/intrinsics/vcvtq_u16_f16.c | 13 +
.../gcc.target/arm/mve/intrinsics/vcvtq_u32_f32.c | 13 +
.../arm/mve/intrinsics/vcvtq_x_f16_s16.c | 23 +
.../arm/mve/intrinsics/vcvtq_x_f16_u16.c | 23 +
.../arm/mve/intrinsics/vcvtq_x_f32_s32.c | 23 +
.../arm/mve/intrinsics/vcvtq_x_f32_u32.c | 23 +
.../arm/mve/intrinsics/vcvtq_x_n_f16_s16.c | 23 +
.../arm/mve/intrinsics/vcvtq_x_n_f16_u16.c | 23 +
.../arm/mve/intrinsics/vcvtq_x_n_f32_s32.c | 23 +
.../arm/mve/intrinsics/vcvtq_x_n_f32_u32.c | 23 +
.../arm/mve/intrinsics/vcvtq_x_n_s16_f16.c | 14 +
.../arm/mve/intrinsics/vcvtq_x_n_s32_f32.c | 14 +
.../arm/mve/intrinsics/vcvtq_x_n_u16_f16.c | 14 +
.../arm/mve/intrinsics/vcvtq_x_n_u32_f32.c | 14 +
.../arm/mve/intrinsics/vcvtq_x_s16_f16.c | 14 +
.../arm/mve/intrinsics/vcvtq_x_s32_f32.c | 14 +
.../arm/mve/intrinsics/vcvtq_x_u16_f16.c | 14 +
.../arm/mve/intrinsics/vcvtq_x_u32_f32.c | 14 +
.../gcc.target/arm/mve/intrinsics/vcvttq_f16_f32.c | 13 +
.../gcc.target/arm/mve/intrinsics/vcvttq_f32_f16.c | 13 +
.../arm/mve/intrinsics/vcvttq_m_f16_f32.c | 22 +
.../arm/mve/intrinsics/vcvttq_m_f32_f16.c | 22 +
.../arm/mve/intrinsics/vcvttq_x_f32_f16.c | 14 +
.../gcc.target/arm/mve/intrinsics/vddupq_m_n_u16.c | 23 +
.../gcc.target/arm/mve/intrinsics/vddupq_m_n_u32.c | 23 +
.../gcc.target/arm/mve/intrinsics/vddupq_m_n_u8.c | 23 +
.../arm/mve/intrinsics/vddupq_m_wb_u16.c | 23 +
.../arm/mve/intrinsics/vddupq_m_wb_u32.c | 23 +
.../gcc.target/arm/mve/intrinsics/vddupq_m_wb_u8.c | 23 +
.../gcc.target/arm/mve/intrinsics/vddupq_n_u16.c | 21 +
.../gcc.target/arm/mve/intrinsics/vddupq_n_u32.c | 21 +
.../gcc.target/arm/mve/intrinsics/vddupq_n_u8.c | 21 +
.../gcc.target/arm/mve/intrinsics/vddupq_wb_u16.c | 21 +
.../gcc.target/arm/mve/intrinsics/vddupq_wb_u32.c | 21 +
.../gcc.target/arm/mve/intrinsics/vddupq_wb_u8.c | 21 +
.../gcc.target/arm/mve/intrinsics/vddupq_x_n_u16.c | 23 +
.../gcc.target/arm/mve/intrinsics/vddupq_x_n_u32.c | 23 +
.../gcc.target/arm/mve/intrinsics/vddupq_x_n_u8.c | 23 +
.../arm/mve/intrinsics/vddupq_x_wb_u16.c | 25 +
.../arm/mve/intrinsics/vddupq_x_wb_u32.c | 25 +
.../gcc.target/arm/mve/intrinsics/vddupq_x_wb_u8.c | 25 +
.../gcc.target/arm/mve/intrinsics/vdupq_m_n_f16.c | 22 +
.../gcc.target/arm/mve/intrinsics/vdupq_m_n_f32.c | 22 +
.../gcc.target/arm/mve/intrinsics/vdupq_m_n_s16.c | 22 +
.../gcc.target/arm/mve/intrinsics/vdupq_m_n_s32.c | 22 +
.../gcc.target/arm/mve/intrinsics/vdupq_m_n_s8.c | 22 +
.../gcc.target/arm/mve/intrinsics/vdupq_m_n_u16.c | 22 +
.../gcc.target/arm/mve/intrinsics/vdupq_m_n_u32.c | 22 +
.../gcc.target/arm/mve/intrinsics/vdupq_m_n_u8.c | 22 +
.../gcc.target/arm/mve/intrinsics/vdupq_n_f16.c | 13 +
.../gcc.target/arm/mve/intrinsics/vdupq_n_f32.c | 13 +
.../gcc.target/arm/mve/intrinsics/vdupq_n_s16.c | 13 +
.../gcc.target/arm/mve/intrinsics/vdupq_n_s32.c | 13 +
.../gcc.target/arm/mve/intrinsics/vdupq_n_s8.c | 13 +
.../gcc.target/arm/mve/intrinsics/vdupq_n_u16.c | 13 +
.../gcc.target/arm/mve/intrinsics/vdupq_n_u32.c | 13 +
.../gcc.target/arm/mve/intrinsics/vdupq_n_u8.c | 13 +
.../gcc.target/arm/mve/intrinsics/vdupq_x_n_f16.c | 14 +
.../gcc.target/arm/mve/intrinsics/vdupq_x_n_f32.c | 14 +
.../gcc.target/arm/mve/intrinsics/vdupq_x_n_s16.c | 14 +
.../gcc.target/arm/mve/intrinsics/vdupq_x_n_s32.c | 14 +
.../gcc.target/arm/mve/intrinsics/vdupq_x_n_s8.c | 14 +
.../gcc.target/arm/mve/intrinsics/vdupq_x_n_u16.c | 14 +
.../gcc.target/arm/mve/intrinsics/vdupq_x_n_u32.c | 14 +
.../gcc.target/arm/mve/intrinsics/vdupq_x_n_u8.c | 14 +
.../arm/mve/intrinsics/vdwdupq_m_n_u16.c | 23 +
.../arm/mve/intrinsics/vdwdupq_m_n_u32.c | 23 +
.../gcc.target/arm/mve/intrinsics/vdwdupq_m_n_u8.c | 23 +
.../arm/mve/intrinsics/vdwdupq_m_wb_u16.c | 23 +
.../arm/mve/intrinsics/vdwdupq_m_wb_u32.c | 23 +
.../arm/mve/intrinsics/vdwdupq_m_wb_u8.c | 23 +
.../gcc.target/arm/mve/intrinsics/vdwdupq_n_u16.c | 21 +
.../gcc.target/arm/mve/intrinsics/vdwdupq_n_u32.c | 21 +
.../gcc.target/arm/mve/intrinsics/vdwdupq_n_u8.c | 21 +
.../gcc.target/arm/mve/intrinsics/vdwdupq_wb_u16.c | 21 +
.../gcc.target/arm/mve/intrinsics/vdwdupq_wb_u32.c | 21 +
.../gcc.target/arm/mve/intrinsics/vdwdupq_wb_u8.c | 21 +
.../arm/mve/intrinsics/vdwdupq_x_n_u16.c | 23 +
.../arm/mve/intrinsics/vdwdupq_x_n_u32.c | 23 +
.../gcc.target/arm/mve/intrinsics/vdwdupq_x_n_u8.c | 23 +
.../arm/mve/intrinsics/vdwdupq_x_wb_u16.c | 23 +
.../arm/mve/intrinsics/vdwdupq_x_wb_u32.c | 23 +
.../arm/mve/intrinsics/vdwdupq_x_wb_u8.c | 23 +
.../gcc.target/arm/mve/intrinsics/veorq_f16.c | 21 +
.../gcc.target/arm/mve/intrinsics/veorq_f32.c | 21 +
.../gcc.target/arm/mve/intrinsics/veorq_m_f16.c | 23 +
.../gcc.target/arm/mve/intrinsics/veorq_m_f32.c | 23 +
.../gcc.target/arm/mve/intrinsics/veorq_m_s16.c | 23 +
.../gcc.target/arm/mve/intrinsics/veorq_m_s32.c | 23 +
.../gcc.target/arm/mve/intrinsics/veorq_m_s8.c | 23 +
.../gcc.target/arm/mve/intrinsics/veorq_m_u16.c | 23 +
.../gcc.target/arm/mve/intrinsics/veorq_m_u32.c | 23 +
.../gcc.target/arm/mve/intrinsics/veorq_m_u8.c | 23 +
.../gcc.target/arm/mve/intrinsics/veorq_s16.c | 21 +
.../gcc.target/arm/mve/intrinsics/veorq_s32.c | 21 +
.../gcc.target/arm/mve/intrinsics/veorq_s8.c | 21 +
.../gcc.target/arm/mve/intrinsics/veorq_u16.c | 21 +
.../gcc.target/arm/mve/intrinsics/veorq_u32.c | 21 +
.../gcc.target/arm/mve/intrinsics/veorq_u8.c | 21 +
.../gcc.target/arm/mve/intrinsics/veorq_x_f16.c | 23 +
.../gcc.target/arm/mve/intrinsics/veorq_x_f32.c | 23 +
.../gcc.target/arm/mve/intrinsics/veorq_x_s16.c | 23 +
.../gcc.target/arm/mve/intrinsics/veorq_x_s32.c | 23 +
.../gcc.target/arm/mve/intrinsics/veorq_x_s8.c | 23 +
.../gcc.target/arm/mve/intrinsics/veorq_x_u16.c | 23 +
.../gcc.target/arm/mve/intrinsics/veorq_x_u32.c | 23 +
.../gcc.target/arm/mve/intrinsics/veorq_x_u8.c | 23 +
.../gcc.target/arm/mve/intrinsics/vfmaq_f16.c | 21 +
.../gcc.target/arm/mve/intrinsics/vfmaq_f32.c | 21 +
.../gcc.target/arm/mve/intrinsics/vfmaq_m_f16.c | 23 +
.../gcc.target/arm/mve/intrinsics/vfmaq_m_f32.c | 23 +
.../gcc.target/arm/mve/intrinsics/vfmaq_m_n_f16.c | 23 +
.../gcc.target/arm/mve/intrinsics/vfmaq_m_n_f32.c | 23 +
.../gcc.target/arm/mve/intrinsics/vfmaq_n_f16.c | 21 +
.../gcc.target/arm/mve/intrinsics/vfmaq_n_f32.c | 21 +
.../gcc.target/arm/mve/intrinsics/vfmasq_m_n_f16.c | 23 +
.../gcc.target/arm/mve/intrinsics/vfmasq_m_n_f32.c | 23 +
.../gcc.target/arm/mve/intrinsics/vfmasq_n_f16.c | 21 +
.../gcc.target/arm/mve/intrinsics/vfmasq_n_f32.c | 21 +
.../gcc.target/arm/mve/intrinsics/vfmsq_f16.c | 21 +
.../gcc.target/arm/mve/intrinsics/vfmsq_f32.c | 21 +
.../gcc.target/arm/mve/intrinsics/vfmsq_m_f16.c | 23 +
.../gcc.target/arm/mve/intrinsics/vfmsq_m_f32.c | 23 +
.../gcc.target/arm/mve/intrinsics/vgetq_lane_f16.c | 22 +
.../gcc.target/arm/mve/intrinsics/vgetq_lane_f32.c | 22 +
.../gcc.target/arm/mve/intrinsics/vgetq_lane_s16.c | 22 +
.../gcc.target/arm/mve/intrinsics/vgetq_lane_s32.c | 22 +
.../gcc.target/arm/mve/intrinsics/vgetq_lane_s64.c | 22 +
.../gcc.target/arm/mve/intrinsics/vgetq_lane_s8.c | 22 +
.../gcc.target/arm/mve/intrinsics/vgetq_lane_u16.c | 22 +
.../gcc.target/arm/mve/intrinsics/vgetq_lane_u32.c | 22 +
.../gcc.target/arm/mve/intrinsics/vgetq_lane_u64.c | 22 +
.../gcc.target/arm/mve/intrinsics/vgetq_lane_u8.c | 22 +
.../gcc.target/arm/mve/intrinsics/vhaddq_m_n_s16.c | 23 +
.../gcc.target/arm/mve/intrinsics/vhaddq_m_n_s32.c | 23 +
.../gcc.target/arm/mve/intrinsics/vhaddq_m_n_s8.c | 23 +
.../gcc.target/arm/mve/intrinsics/vhaddq_m_n_u16.c | 23 +
.../gcc.target/arm/mve/intrinsics/vhaddq_m_n_u32.c | 23 +
.../gcc.target/arm/mve/intrinsics/vhaddq_m_n_u8.c | 23 +
.../gcc.target/arm/mve/intrinsics/vhaddq_m_s16.c | 23 +
.../gcc.target/arm/mve/intrinsics/vhaddq_m_s32.c | 23 +
.../gcc.target/arm/mve/intrinsics/vhaddq_m_s8.c | 23 +
.../gcc.target/arm/mve/intrinsics/vhaddq_m_u16.c | 23 +
.../gcc.target/arm/mve/intrinsics/vhaddq_m_u32.c | 23 +
.../gcc.target/arm/mve/intrinsics/vhaddq_m_u8.c | 23 +
.../gcc.target/arm/mve/intrinsics/vhaddq_n_s16.c | 21 +
.../gcc.target/arm/mve/intrinsics/vhaddq_n_s32.c | 21 +
.../gcc.target/arm/mve/intrinsics/vhaddq_n_s8.c | 21 +
.../gcc.target/arm/mve/intrinsics/vhaddq_n_u16.c | 21 +
.../gcc.target/arm/mve/intrinsics/vhaddq_n_u32.c | 21 +
.../gcc.target/arm/mve/intrinsics/vhaddq_n_u8.c | 21 +
.../gcc.target/arm/mve/intrinsics/vhaddq_s16.c | 21 +
.../gcc.target/arm/mve/intrinsics/vhaddq_s32.c | 21 +
.../gcc.target/arm/mve/intrinsics/vhaddq_s8.c | 21 +
.../gcc.target/arm/mve/intrinsics/vhaddq_u16.c | 21 +
.../gcc.target/arm/mve/intrinsics/vhaddq_u32.c | 21 +
.../gcc.target/arm/mve/intrinsics/vhaddq_u8.c | 21 +
.../gcc.target/arm/mve/intrinsics/vhaddq_x_n_s16.c | 23 +
.../gcc.target/arm/mve/intrinsics/vhaddq_x_n_s32.c | 23 +
.../gcc.target/arm/mve/intrinsics/vhaddq_x_n_s8.c | 23 +
.../gcc.target/arm/mve/intrinsics/vhaddq_x_n_u16.c | 23 +
.../gcc.target/arm/mve/intrinsics/vhaddq_x_n_u32.c | 23 +
.../gcc.target/arm/mve/intrinsics/vhaddq_x_n_u8.c | 23 +
.../gcc.target/arm/mve/intrinsics/vhaddq_x_s16.c | 22 +
.../gcc.target/arm/mve/intrinsics/vhaddq_x_s32.c | 22 +
.../gcc.target/arm/mve/intrinsics/vhaddq_x_s8.c | 22 +
.../gcc.target/arm/mve/intrinsics/vhaddq_x_u16.c | 22 +
.../gcc.target/arm/mve/intrinsics/vhaddq_x_u32.c | 22 +
.../gcc.target/arm/mve/intrinsics/vhaddq_x_u8.c | 22 +
.../arm/mve/intrinsics/vhcaddq_rot270_m_s16.c | 23 +
.../arm/mve/intrinsics/vhcaddq_rot270_m_s32.c | 23 +
.../arm/mve/intrinsics/vhcaddq_rot270_m_s8.c | 23 +
.../arm/mve/intrinsics/vhcaddq_rot270_s16.c | 21 +
.../arm/mve/intrinsics/vhcaddq_rot270_s32.c | 21 +
.../arm/mve/intrinsics/vhcaddq_rot270_s8.c | 21 +
.../arm/mve/intrinsics/vhcaddq_rot270_x_s16.c | 22 +
.../arm/mve/intrinsics/vhcaddq_rot270_x_s32.c | 22 +
.../arm/mve/intrinsics/vhcaddq_rot270_x_s8.c | 22 +
.../arm/mve/intrinsics/vhcaddq_rot90_m_s16.c | 23 +
.../arm/mve/intrinsics/vhcaddq_rot90_m_s32.c | 23 +
.../arm/mve/intrinsics/vhcaddq_rot90_m_s8.c | 23 +
.../arm/mve/intrinsics/vhcaddq_rot90_s16.c | 21 +
.../arm/mve/intrinsics/vhcaddq_rot90_s32.c | 21 +
.../arm/mve/intrinsics/vhcaddq_rot90_s8.c | 21 +
.../arm/mve/intrinsics/vhcaddq_rot90_x_s16.c | 22 +
.../arm/mve/intrinsics/vhcaddq_rot90_x_s32.c | 22 +
.../arm/mve/intrinsics/vhcaddq_rot90_x_s8.c | 22 +
.../gcc.target/arm/mve/intrinsics/vhsubq_m_n_s16.c | 23 +
.../gcc.target/arm/mve/intrinsics/vhsubq_m_n_s32.c | 23 +
.../gcc.target/arm/mve/intrinsics/vhsubq_m_n_s8.c | 23 +
.../gcc.target/arm/mve/intrinsics/vhsubq_m_n_u16.c | 23 +
.../gcc.target/arm/mve/intrinsics/vhsubq_m_n_u32.c | 23 +
.../gcc.target/arm/mve/intrinsics/vhsubq_m_n_u8.c | 23 +
.../gcc.target/arm/mve/intrinsics/vhsubq_m_s16.c | 23 +
.../gcc.target/arm/mve/intrinsics/vhsubq_m_s32.c | 23 +
.../gcc.target/arm/mve/intrinsics/vhsubq_m_s8.c | 23 +
.../gcc.target/arm/mve/intrinsics/vhsubq_m_u16.c | 23 +
.../gcc.target/arm/mve/intrinsics/vhsubq_m_u32.c | 23 +
.../gcc.target/arm/mve/intrinsics/vhsubq_m_u8.c | 23 +
.../gcc.target/arm/mve/intrinsics/vhsubq_n_s16.c | 21 +
.../gcc.target/arm/mve/intrinsics/vhsubq_n_s32.c | 21 +
.../gcc.target/arm/mve/intrinsics/vhsubq_n_s8.c | 21 +
.../gcc.target/arm/mve/intrinsics/vhsubq_n_u16.c | 21 +
.../gcc.target/arm/mve/intrinsics/vhsubq_n_u32.c | 21 +
.../gcc.target/arm/mve/intrinsics/vhsubq_n_u8.c | 21 +
.../gcc.target/arm/mve/intrinsics/vhsubq_s16.c | 21 +
.../gcc.target/arm/mve/intrinsics/vhsubq_s32.c | 21 +
.../gcc.target/arm/mve/intrinsics/vhsubq_s8.c | 21 +
.../gcc.target/arm/mve/intrinsics/vhsubq_u16.c | 21 +
.../gcc.target/arm/mve/intrinsics/vhsubq_u32.c | 21 +
.../gcc.target/arm/mve/intrinsics/vhsubq_u8.c | 21 +
.../gcc.target/arm/mve/intrinsics/vhsubq_x_n_s16.c | 23 +
.../gcc.target/arm/mve/intrinsics/vhsubq_x_n_s32.c | 23 +
.../gcc.target/arm/mve/intrinsics/vhsubq_x_n_s8.c | 23 +
.../gcc.target/arm/mve/intrinsics/vhsubq_x_n_u16.c | 23 +
.../gcc.target/arm/mve/intrinsics/vhsubq_x_n_u32.c | 23 +
.../gcc.target/arm/mve/intrinsics/vhsubq_x_n_u8.c | 23 +
.../gcc.target/arm/mve/intrinsics/vhsubq_x_s16.c | 22 +
.../gcc.target/arm/mve/intrinsics/vhsubq_x_s32.c | 22 +
.../gcc.target/arm/mve/intrinsics/vhsubq_x_s8.c | 22 +
.../gcc.target/arm/mve/intrinsics/vhsubq_x_u16.c | 22 +
.../gcc.target/arm/mve/intrinsics/vhsubq_x_u32.c | 22 +
.../gcc.target/arm/mve/intrinsics/vhsubq_x_u8.c | 22 +
.../gcc.target/arm/mve/intrinsics/vidupq_m_n_u16.c | 23 +
.../gcc.target/arm/mve/intrinsics/vidupq_m_n_u32.c | 23 +
.../gcc.target/arm/mve/intrinsics/vidupq_m_n_u8.c | 23 +
.../arm/mve/intrinsics/vidupq_m_wb_u16.c | 23 +
.../arm/mve/intrinsics/vidupq_m_wb_u32.c | 23 +
.../gcc.target/arm/mve/intrinsics/vidupq_m_wb_u8.c | 23 +
.../gcc.target/arm/mve/intrinsics/vidupq_n_u16.c | 21 +
.../gcc.target/arm/mve/intrinsics/vidupq_n_u32.c | 21 +
.../gcc.target/arm/mve/intrinsics/vidupq_n_u8.c | 21 +
.../gcc.target/arm/mve/intrinsics/vidupq_wb_u16.c | 21 +
.../gcc.target/arm/mve/intrinsics/vidupq_wb_u32.c | 21 +
.../gcc.target/arm/mve/intrinsics/vidupq_wb_u8.c | 21 +
.../gcc.target/arm/mve/intrinsics/vidupq_x_n_u16.c | 23 +
.../gcc.target/arm/mve/intrinsics/vidupq_x_n_u32.c | 23 +
.../gcc.target/arm/mve/intrinsics/vidupq_x_n_u8.c | 23 +
.../arm/mve/intrinsics/vidupq_x_wb_u16.c | 25 +
.../arm/mve/intrinsics/vidupq_x_wb_u32.c | 25 +
.../gcc.target/arm/mve/intrinsics/vidupq_x_wb_u8.c | 25 +
.../arm/mve/intrinsics/viwdupq_m_n_u16.c | 23 +
.../arm/mve/intrinsics/viwdupq_m_n_u32.c | 23 +
.../gcc.target/arm/mve/intrinsics/viwdupq_m_n_u8.c | 23 +
.../arm/mve/intrinsics/viwdupq_m_wb_u16.c | 23 +
.../arm/mve/intrinsics/viwdupq_m_wb_u32.c | 23 +
.../arm/mve/intrinsics/viwdupq_m_wb_u8.c | 23 +
.../gcc.target/arm/mve/intrinsics/viwdupq_n_u16.c | 21 +
.../gcc.target/arm/mve/intrinsics/viwdupq_n_u32.c | 21 +
.../gcc.target/arm/mve/intrinsics/viwdupq_n_u8.c | 21 +
.../gcc.target/arm/mve/intrinsics/viwdupq_wb_u16.c | 21 +
.../gcc.target/arm/mve/intrinsics/viwdupq_wb_u32.c | 21 +
.../gcc.target/arm/mve/intrinsics/viwdupq_wb_u8.c | 21 +
.../arm/mve/intrinsics/viwdupq_x_n_u16.c | 23 +
.../arm/mve/intrinsics/viwdupq_x_n_u32.c | 23 +
.../gcc.target/arm/mve/intrinsics/viwdupq_x_n_u8.c | 23 +
.../arm/mve/intrinsics/viwdupq_x_wb_u16.c | 23 +
.../arm/mve/intrinsics/viwdupq_x_wb_u32.c | 23 +
.../arm/mve/intrinsics/viwdupq_x_wb_u8.c | 23 +
.../gcc.target/arm/mve/intrinsics/vld1q_f16.c | 21 +
.../gcc.target/arm/mve/intrinsics/vld1q_f32.c | 21 +
.../gcc.target/arm/mve/intrinsics/vld1q_s16.c | 21 +
.../gcc.target/arm/mve/intrinsics/vld1q_s32.c | 21 +
.../gcc.target/arm/mve/intrinsics/vld1q_s8.c | 21 +
.../gcc.target/arm/mve/intrinsics/vld1q_u16.c | 21 +
.../gcc.target/arm/mve/intrinsics/vld1q_u32.c | 21 +
.../gcc.target/arm/mve/intrinsics/vld1q_u8.c | 21 +
.../gcc.target/arm/mve/intrinsics/vld1q_z_f16.c | 21 +
.../gcc.target/arm/mve/intrinsics/vld1q_z_f32.c | 21 +
.../gcc.target/arm/mve/intrinsics/vld1q_z_s16.c | 21 +
.../gcc.target/arm/mve/intrinsics/vld1q_z_s32.c | 21 +
.../gcc.target/arm/mve/intrinsics/vld1q_z_s8.c | 21 +
.../gcc.target/arm/mve/intrinsics/vld1q_z_u16.c | 21 +
.../gcc.target/arm/mve/intrinsics/vld1q_z_u32.c | 21 +
.../gcc.target/arm/mve/intrinsics/vld1q_z_u8.c | 21 +
.../gcc.target/arm/mve/intrinsics/vld2q_f16.c | 22 +
.../gcc.target/arm/mve/intrinsics/vld2q_f32.c | 22 +
.../gcc.target/arm/mve/intrinsics/vld2q_s16.c | 22 +
.../gcc.target/arm/mve/intrinsics/vld2q_s32.c | 22 +
.../gcc.target/arm/mve/intrinsics/vld2q_s8.c | 22 +
.../gcc.target/arm/mve/intrinsics/vld2q_u16.c | 22 +
.../gcc.target/arm/mve/intrinsics/vld2q_u32.c | 22 +
.../gcc.target/arm/mve/intrinsics/vld2q_u8.c | 22 +
.../gcc.target/arm/mve/intrinsics/vld4q_f16.c | 24 +
.../gcc.target/arm/mve/intrinsics/vld4q_f32.c | 24 +
.../gcc.target/arm/mve/intrinsics/vld4q_s16.c | 24 +
.../gcc.target/arm/mve/intrinsics/vld4q_s32.c | 24 +
.../gcc.target/arm/mve/intrinsics/vld4q_s8.c | 24 +
.../gcc.target/arm/mve/intrinsics/vld4q_u16.c | 24 +
.../gcc.target/arm/mve/intrinsics/vld4q_u32.c | 24 +
.../gcc.target/arm/mve/intrinsics/vld4q_u8.c | 24 +
.../arm/mve/intrinsics/vldrbq_gather_offset_s16.c | 21 +
.../arm/mve/intrinsics/vldrbq_gather_offset_s32.c | 21 +
.../arm/mve/intrinsics/vldrbq_gather_offset_s8.c | 21 +
.../arm/mve/intrinsics/vldrbq_gather_offset_u16.c | 21 +
.../arm/mve/intrinsics/vldrbq_gather_offset_u32.c | 21 +
.../arm/mve/intrinsics/vldrbq_gather_offset_u8.c | 21 +
.../mve/intrinsics/vldrbq_gather_offset_z_s16.c | 21 +
.../mve/intrinsics/vldrbq_gather_offset_z_s32.c | 21 +
.../arm/mve/intrinsics/vldrbq_gather_offset_z_s8.c | 21 +
.../mve/intrinsics/vldrbq_gather_offset_z_u16.c | 21 +
.../mve/intrinsics/vldrbq_gather_offset_z_u32.c | 21 +
.../arm/mve/intrinsics/vldrbq_gather_offset_z_u8.c | 21 +
.../gcc.target/arm/mve/intrinsics/vldrbq_s16.c | 13 +
.../gcc.target/arm/mve/intrinsics/vldrbq_s32.c | 13 +
.../gcc.target/arm/mve/intrinsics/vldrbq_s8.c | 13 +
.../gcc.target/arm/mve/intrinsics/vldrbq_u16.c | 13 +
.../gcc.target/arm/mve/intrinsics/vldrbq_u32.c | 13 +
.../gcc.target/arm/mve/intrinsics/vldrbq_u8.c | 13 +
.../gcc.target/arm/mve/intrinsics/vldrbq_z_s16.c | 13 +
.../gcc.target/arm/mve/intrinsics/vldrbq_z_s32.c | 13 +
.../gcc.target/arm/mve/intrinsics/vldrbq_z_s8.c | 13 +
.../gcc.target/arm/mve/intrinsics/vldrbq_z_u16.c | 13 +
.../gcc.target/arm/mve/intrinsics/vldrbq_z_u32.c | 13 +
.../gcc.target/arm/mve/intrinsics/vldrbq_z_u8.c | 13 +
.../arm/mve/intrinsics/vldrdq_gather_base_s64.c | 13 +
.../arm/mve/intrinsics/vldrdq_gather_base_u64.c | 13 +
.../arm/mve/intrinsics/vldrdq_gather_base_wb_s64.c | 13 +
.../arm/mve/intrinsics/vldrdq_gather_base_wb_u64.c | 13 +
.../mve/intrinsics/vldrdq_gather_base_wb_z_s64.c | 11 +
.../mve/intrinsics/vldrdq_gather_base_wb_z_u64.c | 11 +
.../arm/mve/intrinsics/vldrdq_gather_base_z_s64.c | 13 +
.../arm/mve/intrinsics/vldrdq_gather_base_z_u64.c | 13 +
.../arm/mve/intrinsics/vldrdq_gather_offset_s64.c | 21 +
.../arm/mve/intrinsics/vldrdq_gather_offset_u64.c | 21 +
.../mve/intrinsics/vldrdq_gather_offset_z_s64.c | 21 +
.../mve/intrinsics/vldrdq_gather_offset_z_u64.c | 21 +
.../intrinsics/vldrdq_gather_shifted_offset_s64.c | 21 +
.../intrinsics/vldrdq_gather_shifted_offset_u64.c | 21 +
.../vldrdq_gather_shifted_offset_z_s64.c | 21 +
.../vldrdq_gather_shifted_offset_z_u64.c | 21 +
.../gcc.target/arm/mve/intrinsics/vldrhq_f16.c | 13 +
.../arm/mve/intrinsics/vldrhq_gather_offset_f16.c | 21 +
.../arm/mve/intrinsics/vldrhq_gather_offset_s16.c | 21 +
.../arm/mve/intrinsics/vldrhq_gather_offset_s32.c | 21 +
.../arm/mve/intrinsics/vldrhq_gather_offset_u16.c | 21 +
.../arm/mve/intrinsics/vldrhq_gather_offset_u32.c | 21 +
.../mve/intrinsics/vldrhq_gather_offset_z_f16.c | 21 +
.../mve/intrinsics/vldrhq_gather_offset_z_s16.c | 21 +
.../mve/intrinsics/vldrhq_gather_offset_z_s32.c | 21 +
.../mve/intrinsics/vldrhq_gather_offset_z_u16.c | 21 +
.../mve/intrinsics/vldrhq_gather_offset_z_u32.c | 21 +
.../intrinsics/vldrhq_gather_shifted_offset_f16.c | 21 +
.../intrinsics/vldrhq_gather_shifted_offset_s16.c | 21 +
.../intrinsics/vldrhq_gather_shifted_offset_s32.c | 21 +
.../intrinsics/vldrhq_gather_shifted_offset_u16.c | 21 +
.../intrinsics/vldrhq_gather_shifted_offset_u32.c | 21 +
.../vldrhq_gather_shifted_offset_z_f16.c | 21 +
.../vldrhq_gather_shifted_offset_z_s16.c | 21 +
.../vldrhq_gather_shifted_offset_z_s32.c | 21 +
.../vldrhq_gather_shifted_offset_z_u16.c | 21 +
.../vldrhq_gather_shifted_offset_z_u32.c | 21 +
.../gcc.target/arm/mve/intrinsics/vldrhq_s16.c | 13 +
.../gcc.target/arm/mve/intrinsics/vldrhq_s32.c | 13 +
.../gcc.target/arm/mve/intrinsics/vldrhq_u16.c | 13 +
.../gcc.target/arm/mve/intrinsics/vldrhq_u32.c | 13 +
.../gcc.target/arm/mve/intrinsics/vldrhq_z_f16.c | 13 +
.../gcc.target/arm/mve/intrinsics/vldrhq_z_s16.c | 13 +
.../gcc.target/arm/mve/intrinsics/vldrhq_z_s32.c | 13 +
.../gcc.target/arm/mve/intrinsics/vldrhq_z_u16.c | 13 +
.../gcc.target/arm/mve/intrinsics/vldrhq_z_u32.c | 13 +
.../gcc.target/arm/mve/intrinsics/vldrwq_f32.c | 13 +
.../arm/mve/intrinsics/vldrwq_gather_base_f32.c | 13 +
.../arm/mve/intrinsics/vldrwq_gather_base_s32.c | 13 +
.../arm/mve/intrinsics/vldrwq_gather_base_u32.c | 13 +
.../arm/mve/intrinsics/vldrwq_gather_base_wb_f32.c | 13 +
.../arm/mve/intrinsics/vldrwq_gather_base_wb_s32.c | 13 +
.../arm/mve/intrinsics/vldrwq_gather_base_wb_u32.c | 13 +
.../mve/intrinsics/vldrwq_gather_base_wb_z_f32.c | 13 +
.../mve/intrinsics/vldrwq_gather_base_wb_z_s32.c | 13 +
.../mve/intrinsics/vldrwq_gather_base_wb_z_u32.c | 13 +
.../arm/mve/intrinsics/vldrwq_gather_base_z_f32.c | 13 +
.../arm/mve/intrinsics/vldrwq_gather_base_z_s32.c | 13 +
.../arm/mve/intrinsics/vldrwq_gather_base_z_u32.c | 13 +
.../arm/mve/intrinsics/vldrwq_gather_offset_f32.c | 21 +
.../arm/mve/intrinsics/vldrwq_gather_offset_s32.c | 21 +
.../arm/mve/intrinsics/vldrwq_gather_offset_u32.c | 21 +
.../mve/intrinsics/vldrwq_gather_offset_z_f32.c | 21 +
.../mve/intrinsics/vldrwq_gather_offset_z_s32.c | 21 +
.../mve/intrinsics/vldrwq_gather_offset_z_u32.c | 21 +
.../intrinsics/vldrwq_gather_shifted_offset_f32.c | 21 +
.../intrinsics/vldrwq_gather_shifted_offset_s32.c | 21 +
.../intrinsics/vldrwq_gather_shifted_offset_u32.c | 21 +
.../vldrwq_gather_shifted_offset_z_f32.c | 21 +
.../vldrwq_gather_shifted_offset_z_s32.c | 21 +
.../vldrwq_gather_shifted_offset_z_u32.c | 21 +
.../gcc.target/arm/mve/intrinsics/vldrwq_s32.c | 13 +
.../gcc.target/arm/mve/intrinsics/vldrwq_u32.c | 13 +
.../gcc.target/arm/mve/intrinsics/vldrwq_z_f32.c | 13 +
.../gcc.target/arm/mve/intrinsics/vldrwq_z_s32.c | 13 +
.../gcc.target/arm/mve/intrinsics/vldrwq_z_u32.c | 13 +
.../gcc.target/arm/mve/intrinsics/vmaxaq_m_s16.c | 22 +
.../gcc.target/arm/mve/intrinsics/vmaxaq_m_s32.c | 22 +
.../gcc.target/arm/mve/intrinsics/vmaxaq_m_s8.c | 22 +
.../gcc.target/arm/mve/intrinsics/vmaxaq_s16.c | 21 +
.../gcc.target/arm/mve/intrinsics/vmaxaq_s32.c | 21 +
.../gcc.target/arm/mve/intrinsics/vmaxaq_s8.c | 21 +
.../gcc.target/arm/mve/intrinsics/vmaxavq_p_s16.c | 21 +
.../gcc.target/arm/mve/intrinsics/vmaxavq_p_s32.c | 21 +
.../gcc.target/arm/mve/intrinsics/vmaxavq_p_s8.c | 21 +
.../gcc.target/arm/mve/intrinsics/vmaxavq_s16.c | 21 +
.../gcc.target/arm/mve/intrinsics/vmaxavq_s32.c | 21 +
.../gcc.target/arm/mve/intrinsics/vmaxavq_s8.c | 21 +
.../gcc.target/arm/mve/intrinsics/vmaxnmaq_f16.c | 21 +
.../gcc.target/arm/mve/intrinsics/vmaxnmaq_f32.c | 21 +
.../gcc.target/arm/mve/intrinsics/vmaxnmaq_m_f16.c | 22 +
.../gcc.target/arm/mve/intrinsics/vmaxnmaq_m_f32.c | 22 +
.../gcc.target/arm/mve/intrinsics/vmaxnmavq_f16.c | 21 +
.../gcc.target/arm/mve/intrinsics/vmaxnmavq_f32.c | 21 +
.../arm/mve/intrinsics/vmaxnmavq_p_f16.c | 21 +
.../arm/mve/intrinsics/vmaxnmavq_p_f32.c | 21 +
.../gcc.target/arm/mve/intrinsics/vmaxnmq_f16.c | 21 +
.../gcc.target/arm/mve/intrinsics/vmaxnmq_f32.c | 21 +
.../gcc.target/arm/mve/intrinsics/vmaxnmq_m_f16.c | 23 +
.../gcc.target/arm/mve/intrinsics/vmaxnmq_m_f32.c | 23 +
.../gcc.target/arm/mve/intrinsics/vmaxnmq_x_f16.c | 22 +
.../gcc.target/arm/mve/intrinsics/vmaxnmq_x_f32.c | 22 +
.../gcc.target/arm/mve/intrinsics/vmaxnmvq_f16.c | 21 +
.../gcc.target/arm/mve/intrinsics/vmaxnmvq_f32.c | 21 +
.../gcc.target/arm/mve/intrinsics/vmaxnmvq_p_f16.c | 21 +
.../gcc.target/arm/mve/intrinsics/vmaxnmvq_p_f32.c | 21 +
.../gcc.target/arm/mve/intrinsics/vmaxq_m_s16.c | 23 +
.../gcc.target/arm/mve/intrinsics/vmaxq_m_s32.c | 23 +
.../gcc.target/arm/mve/intrinsics/vmaxq_m_s8.c | 23 +
.../gcc.target/arm/mve/intrinsics/vmaxq_m_u16.c | 23 +
.../gcc.target/arm/mve/intrinsics/vmaxq_m_u32.c | 23 +
.../gcc.target/arm/mve/intrinsics/vmaxq_m_u8.c | 23 +
.../gcc.target/arm/mve/intrinsics/vmaxq_s16.c | 21 +
.../gcc.target/arm/mve/intrinsics/vmaxq_s32.c | 21 +
.../gcc.target/arm/mve/intrinsics/vmaxq_s8.c | 21 +
.../gcc.target/arm/mve/intrinsics/vmaxq_u16.c | 21 +
.../gcc.target/arm/mve/intrinsics/vmaxq_u32.c | 21 +
.../gcc.target/arm/mve/intrinsics/vmaxq_u8.c | 21 +
.../gcc.target/arm/mve/intrinsics/vmaxq_x_s16.c | 22 +
.../gcc.target/arm/mve/intrinsics/vmaxq_x_s32.c | 22 +
.../gcc.target/arm/mve/intrinsics/vmaxq_x_s8.c | 22 +
.../gcc.target/arm/mve/intrinsics/vmaxq_x_u16.c | 22 +
.../gcc.target/arm/mve/intrinsics/vmaxq_x_u32.c | 22 +
.../gcc.target/arm/mve/intrinsics/vmaxq_x_u8.c | 22 +
.../gcc.target/arm/mve/intrinsics/vmaxvq_p_s16.c | 21 +
.../gcc.target/arm/mve/intrinsics/vmaxvq_p_s32.c | 21 +
.../gcc.target/arm/mve/intrinsics/vmaxvq_p_s8.c | 21 +
.../gcc.target/arm/mve/intrinsics/vmaxvq_p_u16.c | 21 +
.../gcc.target/arm/mve/intrinsics/vmaxvq_p_u32.c | 21 +
.../gcc.target/arm/mve/intrinsics/vmaxvq_p_u8.c | 21 +
.../gcc.target/arm/mve/intrinsics/vmaxvq_s16.c | 21 +
.../gcc.target/arm/mve/intrinsics/vmaxvq_s32.c | 21 +
.../gcc.target/arm/mve/intrinsics/vmaxvq_s8.c | 21 +
.../gcc.target/arm/mve/intrinsics/vmaxvq_u16.c | 21 +
.../gcc.target/arm/mve/intrinsics/vmaxvq_u32.c | 21 +
.../gcc.target/arm/mve/intrinsics/vmaxvq_u8.c | 21 +
.../gcc.target/arm/mve/intrinsics/vminaq_m_s16.c | 22 +
.../gcc.target/arm/mve/intrinsics/vminaq_m_s32.c | 22 +
.../gcc.target/arm/mve/intrinsics/vminaq_m_s8.c | 22 +
.../gcc.target/arm/mve/intrinsics/vminaq_s16.c | 21 +
.../gcc.target/arm/mve/intrinsics/vminaq_s32.c | 21 +
.../gcc.target/arm/mve/intrinsics/vminaq_s8.c | 21 +
.../gcc.target/arm/mve/intrinsics/vminavq_p_s16.c | 21 +
.../gcc.target/arm/mve/intrinsics/vminavq_p_s32.c | 21 +
.../gcc.target/arm/mve/intrinsics/vminavq_p_s8.c | 21 +
.../gcc.target/arm/mve/intrinsics/vminavq_s16.c | 21 +
.../gcc.target/arm/mve/intrinsics/vminavq_s32.c | 21 +
.../gcc.target/arm/mve/intrinsics/vminavq_s8.c | 21 +
.../gcc.target/arm/mve/intrinsics/vminnmaq_f16.c | 21 +
.../gcc.target/arm/mve/intrinsics/vminnmaq_f32.c | 21 +
.../gcc.target/arm/mve/intrinsics/vminnmaq_m_f16.c | 22 +
.../gcc.target/arm/mve/intrinsics/vminnmaq_m_f32.c | 22 +
.../gcc.target/arm/mve/intrinsics/vminnmavq_f16.c | 21 +
.../gcc.target/arm/mve/intrinsics/vminnmavq_f32.c | 21 +
.../arm/mve/intrinsics/vminnmavq_p_f16.c | 21 +
.../arm/mve/intrinsics/vminnmavq_p_f32.c | 21 +
.../gcc.target/arm/mve/intrinsics/vminnmq_f16.c | 21 +
.../gcc.target/arm/mve/intrinsics/vminnmq_f32.c | 21 +
.../gcc.target/arm/mve/intrinsics/vminnmq_m_f16.c | 23 +
.../gcc.target/arm/mve/intrinsics/vminnmq_m_f32.c | 23 +
.../gcc.target/arm/mve/intrinsics/vminnmq_x_f16.c | 22 +
.../gcc.target/arm/mve/intrinsics/vminnmq_x_f32.c | 22 +
.../gcc.target/arm/mve/intrinsics/vminnmvq_f16.c | 21 +
.../gcc.target/arm/mve/intrinsics/vminnmvq_f32.c | 21 +
.../gcc.target/arm/mve/intrinsics/vminnmvq_p_f16.c | 21 +
.../gcc.target/arm/mve/intrinsics/vminnmvq_p_f32.c | 21 +
.../gcc.target/arm/mve/intrinsics/vminq_m_s16.c | 23 +
.../gcc.target/arm/mve/intrinsics/vminq_m_s32.c | 23 +
.../gcc.target/arm/mve/intrinsics/vminq_m_s8.c | 23 +
.../gcc.target/arm/mve/intrinsics/vminq_m_u16.c | 23 +
.../gcc.target/arm/mve/intrinsics/vminq_m_u32.c | 23 +
.../gcc.target/arm/mve/intrinsics/vminq_m_u8.c | 23 +
.../gcc.target/arm/mve/intrinsics/vminq_s16.c | 21 +
.../gcc.target/arm/mve/intrinsics/vminq_s32.c | 21 +
.../gcc.target/arm/mve/intrinsics/vminq_s8.c | 21 +
.../gcc.target/arm/mve/intrinsics/vminq_u16.c | 21 +
.../gcc.target/arm/mve/intrinsics/vminq_u32.c | 21 +
.../gcc.target/arm/mve/intrinsics/vminq_u8.c | 21 +
.../gcc.target/arm/mve/intrinsics/vminq_x_s16.c | 22 +
.../gcc.target/arm/mve/intrinsics/vminq_x_s32.c | 22 +
.../gcc.target/arm/mve/intrinsics/vminq_x_s8.c | 22 +
.../gcc.target/arm/mve/intrinsics/vminq_x_u16.c | 22 +
.../gcc.target/arm/mve/intrinsics/vminq_x_u32.c | 22 +
.../gcc.target/arm/mve/intrinsics/vminq_x_u8.c | 22 +
.../gcc.target/arm/mve/intrinsics/vminvq_p_s16.c | 21 +
.../gcc.target/arm/mve/intrinsics/vminvq_p_s32.c | 21 +
.../gcc.target/arm/mve/intrinsics/vminvq_p_s8.c | 21 +
.../gcc.target/arm/mve/intrinsics/vminvq_p_u16.c | 21 +
.../gcc.target/arm/mve/intrinsics/vminvq_p_u32.c | 21 +
.../gcc.target/arm/mve/intrinsics/vminvq_p_u8.c | 21 +
.../gcc.target/arm/mve/intrinsics/vminvq_s16.c | 21 +
.../gcc.target/arm/mve/intrinsics/vminvq_s32.c | 21 +
.../gcc.target/arm/mve/intrinsics/vminvq_s8.c | 21 +
.../gcc.target/arm/mve/intrinsics/vminvq_u16.c | 21 +
.../gcc.target/arm/mve/intrinsics/vminvq_u32.c | 21 +
.../gcc.target/arm/mve/intrinsics/vminvq_u8.c | 21 +
.../arm/mve/intrinsics/vmladavaq_p_s16.c | 22 +
.../arm/mve/intrinsics/vmladavaq_p_s32.c | 22 +
.../gcc.target/arm/mve/intrinsics/vmladavaq_p_s8.c | 22 +
.../arm/mve/intrinsics/vmladavaq_p_u16.c | 22 +
.../arm/mve/intrinsics/vmladavaq_p_u32.c | 22 +
.../gcc.target/arm/mve/intrinsics/vmladavaq_p_u8.c | 22 +
.../gcc.target/arm/mve/intrinsics/vmladavaq_s16.c | 21 +
.../gcc.target/arm/mve/intrinsics/vmladavaq_s32.c | 21 +
.../gcc.target/arm/mve/intrinsics/vmladavaq_s8.c | 21 +
.../gcc.target/arm/mve/intrinsics/vmladavaq_u16.c | 21 +
.../gcc.target/arm/mve/intrinsics/vmladavaq_u32.c | 21 +
.../gcc.target/arm/mve/intrinsics/vmladavaq_u8.c | 21 +
.../arm/mve/intrinsics/vmladavaxq_p_s16.c | 22 +
.../arm/mve/intrinsics/vmladavaxq_p_s32.c | 22 +
.../arm/mve/intrinsics/vmladavaxq_p_s8.c | 22 +
.../gcc.target/arm/mve/intrinsics/vmladavaxq_s16.c | 21 +
.../gcc.target/arm/mve/intrinsics/vmladavaxq_s32.c | 21 +
.../gcc.target/arm/mve/intrinsics/vmladavaxq_s8.c | 21 +
.../gcc.target/arm/mve/intrinsics/vmladavq_p_s16.c | 21 +
.../gcc.target/arm/mve/intrinsics/vmladavq_p_s32.c | 21 +
.../gcc.target/arm/mve/intrinsics/vmladavq_p_s8.c | 21 +
.../gcc.target/arm/mve/intrinsics/vmladavq_p_u16.c | 21 +
.../gcc.target/arm/mve/intrinsics/vmladavq_p_u32.c | 21 +
.../gcc.target/arm/mve/intrinsics/vmladavq_p_u8.c | 21 +
.../gcc.target/arm/mve/intrinsics/vmladavq_s16.c | 21 +
.../gcc.target/arm/mve/intrinsics/vmladavq_s32.c | 21 +
.../gcc.target/arm/mve/intrinsics/vmladavq_s8.c | 21 +
.../gcc.target/arm/mve/intrinsics/vmladavq_u16.c | 21 +
.../gcc.target/arm/mve/intrinsics/vmladavq_u32.c | 21 +
.../gcc.target/arm/mve/intrinsics/vmladavq_u8.c | 21 +
.../arm/mve/intrinsics/vmladavxq_p_s16.c | 21 +
.../arm/mve/intrinsics/vmladavxq_p_s32.c | 21 +
.../gcc.target/arm/mve/intrinsics/vmladavxq_p_s8.c | 21 +
.../gcc.target/arm/mve/intrinsics/vmladavxq_s16.c | 21 +
.../gcc.target/arm/mve/intrinsics/vmladavxq_s32.c | 21 +
.../gcc.target/arm/mve/intrinsics/vmladavxq_s8.c | 21 +
.../arm/mve/intrinsics/vmlaldavaq_p_s16.c | 21 +
.../arm/mve/intrinsics/vmlaldavaq_p_s32.c | 21 +
.../arm/mve/intrinsics/vmlaldavaq_p_u16.c | 21 +
.../arm/mve/intrinsics/vmlaldavaq_p_u32.c | 21 +
.../gcc.target/arm/mve/intrinsics/vmlaldavaq_s16.c | 21 +
.../gcc.target/arm/mve/intrinsics/vmlaldavaq_s32.c | 21 +
.../gcc.target/arm/mve/intrinsics/vmlaldavaq_u16.c | 21 +
.../gcc.target/arm/mve/intrinsics/vmlaldavaq_u32.c | 21 +
.../arm/mve/intrinsics/vmlaldavaxq_p_s16.c | 21 +
.../arm/mve/intrinsics/vmlaldavaxq_p_s32.c | 21 +
.../arm/mve/intrinsics/vmlaldavaxq_p_u16.c | 21 +
.../arm/mve/intrinsics/vmlaldavaxq_p_u32.c | 21 +
.../arm/mve/intrinsics/vmlaldavaxq_s16.c | 21 +
.../arm/mve/intrinsics/vmlaldavaxq_s32.c | 21 +
.../arm/mve/intrinsics/vmlaldavq_p_s16.c | 21 +
.../arm/mve/intrinsics/vmlaldavq_p_s32.c | 21 +
.../arm/mve/intrinsics/vmlaldavq_p_u16.c | 21 +
.../arm/mve/intrinsics/vmlaldavq_p_u32.c | 21 +
.../gcc.target/arm/mve/intrinsics/vmlaldavq_s16.c | 21 +
.../gcc.target/arm/mve/intrinsics/vmlaldavq_s32.c | 21 +
.../gcc.target/arm/mve/intrinsics/vmlaldavq_u16.c | 21 +
.../gcc.target/arm/mve/intrinsics/vmlaldavq_u32.c | 21 +
.../arm/mve/intrinsics/vmlaldavxq_p_s16.c | 21 +
.../arm/mve/intrinsics/vmlaldavxq_p_s32.c | 21 +
.../gcc.target/arm/mve/intrinsics/vmlaldavxq_s16.c | 21 +
.../gcc.target/arm/mve/intrinsics/vmlaldavxq_s32.c | 21 +
.../gcc.target/arm/mve/intrinsics/vmlaq_m_n_s16.c | 23 +
.../gcc.target/arm/mve/intrinsics/vmlaq_m_n_s32.c | 23 +
.../gcc.target/arm/mve/intrinsics/vmlaq_m_n_s8.c | 23 +
.../gcc.target/arm/mve/intrinsics/vmlaq_m_n_u16.c | 23 +
.../gcc.target/arm/mve/intrinsics/vmlaq_m_n_u32.c | 23 +
.../gcc.target/arm/mve/intrinsics/vmlaq_m_n_u8.c | 23 +
.../gcc.target/arm/mve/intrinsics/vmlaq_n_s16.c | 21 +
.../gcc.target/arm/mve/intrinsics/vmlaq_n_s32.c | 21 +
.../gcc.target/arm/mve/intrinsics/vmlaq_n_s8.c | 21 +
.../gcc.target/arm/mve/intrinsics/vmlaq_n_u16.c | 21 +
.../gcc.target/arm/mve/intrinsics/vmlaq_n_u32.c | 21 +
.../gcc.target/arm/mve/intrinsics/vmlaq_n_u8.c | 21 +
.../gcc.target/arm/mve/intrinsics/vmlasq_m_n_s16.c | 23 +
.../gcc.target/arm/mve/intrinsics/vmlasq_m_n_s32.c | 23 +
.../gcc.target/arm/mve/intrinsics/vmlasq_m_n_s8.c | 23 +
.../gcc.target/arm/mve/intrinsics/vmlasq_m_n_u16.c | 23 +
.../gcc.target/arm/mve/intrinsics/vmlasq_m_n_u32.c | 23 +
.../gcc.target/arm/mve/intrinsics/vmlasq_m_n_u8.c | 23 +
.../gcc.target/arm/mve/intrinsics/vmlasq_n_s16.c | 21 +
.../gcc.target/arm/mve/intrinsics/vmlasq_n_s32.c | 21 +
.../gcc.target/arm/mve/intrinsics/vmlasq_n_s8.c | 21 +
.../gcc.target/arm/mve/intrinsics/vmlasq_n_u16.c | 21 +
.../gcc.target/arm/mve/intrinsics/vmlasq_n_u32.c | 21 +
.../gcc.target/arm/mve/intrinsics/vmlasq_n_u8.c | 21 +
.../arm/mve/intrinsics/vmlsdavaq_p_s16.c | 22 +
.../arm/mve/intrinsics/vmlsdavaq_p_s32.c | 22 +
.../gcc.target/arm/mve/intrinsics/vmlsdavaq_p_s8.c | 22 +
.../gcc.target/arm/mve/intrinsics/vmlsdavaq_s16.c | 21 +
.../gcc.target/arm/mve/intrinsics/vmlsdavaq_s32.c | 21 +
.../gcc.target/arm/mve/intrinsics/vmlsdavaq_s8.c | 21 +
.../arm/mve/intrinsics/vmlsdavaxq_p_s16.c | 22 +
.../arm/mve/intrinsics/vmlsdavaxq_p_s32.c | 22 +
.../arm/mve/intrinsics/vmlsdavaxq_p_s8.c | 22 +
.../gcc.target/arm/mve/intrinsics/vmlsdavaxq_s16.c | 21 +
.../gcc.target/arm/mve/intrinsics/vmlsdavaxq_s32.c | 21 +
.../gcc.target/arm/mve/intrinsics/vmlsdavaxq_s8.c | 21 +
.../gcc.target/arm/mve/intrinsics/vmlsdavq_p_s16.c | 21 +
.../gcc.target/arm/mve/intrinsics/vmlsdavq_p_s32.c | 21 +
.../gcc.target/arm/mve/intrinsics/vmlsdavq_p_s8.c | 21 +
.../gcc.target/arm/mve/intrinsics/vmlsdavq_s16.c | 21 +
.../gcc.target/arm/mve/intrinsics/vmlsdavq_s32.c | 21 +
.../gcc.target/arm/mve/intrinsics/vmlsdavq_s8.c | 21 +
.../arm/mve/intrinsics/vmlsdavxq_p_s16.c | 21 +
.../arm/mve/intrinsics/vmlsdavxq_p_s32.c | 21 +
.../gcc.target/arm/mve/intrinsics/vmlsdavxq_p_s8.c | 21 +
.../gcc.target/arm/mve/intrinsics/vmlsdavxq_s16.c | 21 +
.../gcc.target/arm/mve/intrinsics/vmlsdavxq_s32.c | 21 +
.../gcc.target/arm/mve/intrinsics/vmlsdavxq_s8.c | 21 +
.../arm/mve/intrinsics/vmlsldavaq_p_s16.c | 21 +
.../arm/mve/intrinsics/vmlsldavaq_p_s32.c | 21 +
.../gcc.target/arm/mve/intrinsics/vmlsldavaq_s16.c | 21 +
.../gcc.target/arm/mve/intrinsics/vmlsldavaq_s32.c | 21 +
.../arm/mve/intrinsics/vmlsldavaxq_p_s16.c | 21 +
.../arm/mve/intrinsics/vmlsldavaxq_p_s32.c | 21 +
.../arm/mve/intrinsics/vmlsldavaxq_s16.c | 21 +
.../arm/mve/intrinsics/vmlsldavaxq_s32.c | 21 +
.../arm/mve/intrinsics/vmlsldavq_p_s16.c | 21 +
.../arm/mve/intrinsics/vmlsldavq_p_s32.c | 21 +
.../gcc.target/arm/mve/intrinsics/vmlsldavq_s16.c | 21 +
.../gcc.target/arm/mve/intrinsics/vmlsldavq_s32.c | 21 +
.../arm/mve/intrinsics/vmlsldavxq_p_s16.c | 21 +
.../arm/mve/intrinsics/vmlsldavxq_p_s32.c | 21 +
.../gcc.target/arm/mve/intrinsics/vmlsldavxq_s16.c | 21 +
.../gcc.target/arm/mve/intrinsics/vmlsldavxq_s32.c | 21 +
.../gcc.target/arm/mve/intrinsics/vmovlbq_m_s16.c | 22 +
.../gcc.target/arm/mve/intrinsics/vmovlbq_m_s8.c | 22 +
.../gcc.target/arm/mve/intrinsics/vmovlbq_m_u16.c | 22 +
.../gcc.target/arm/mve/intrinsics/vmovlbq_m_u8.c | 22 +
.../gcc.target/arm/mve/intrinsics/vmovlbq_s16.c | 21 +
.../gcc.target/arm/mve/intrinsics/vmovlbq_s8.c | 21 +
.../gcc.target/arm/mve/intrinsics/vmovlbq_u16.c | 21 +
.../gcc.target/arm/mve/intrinsics/vmovlbq_u8.c | 21 +
.../gcc.target/arm/mve/intrinsics/vmovlbq_x_s16.c | 22 +
.../gcc.target/arm/mve/intrinsics/vmovlbq_x_s8.c | 22 +
.../gcc.target/arm/mve/intrinsics/vmovlbq_x_u16.c | 22 +
.../gcc.target/arm/mve/intrinsics/vmovlbq_x_u8.c | 22 +
.../gcc.target/arm/mve/intrinsics/vmovltq_m_s16.c | 22 +
.../gcc.target/arm/mve/intrinsics/vmovltq_m_s8.c | 22 +
.../gcc.target/arm/mve/intrinsics/vmovltq_m_u16.c | 22 +
.../gcc.target/arm/mve/intrinsics/vmovltq_m_u8.c | 22 +
.../gcc.target/arm/mve/intrinsics/vmovltq_s16.c | 21 +
.../gcc.target/arm/mve/intrinsics/vmovltq_s8.c | 21 +
.../gcc.target/arm/mve/intrinsics/vmovltq_u16.c | 21 +
.../gcc.target/arm/mve/intrinsics/vmovltq_u8.c | 21 +
.../gcc.target/arm/mve/intrinsics/vmovltq_x_s16.c | 22 +
.../gcc.target/arm/mve/intrinsics/vmovltq_x_s8.c | 22 +
.../gcc.target/arm/mve/intrinsics/vmovltq_x_u16.c | 22 +
.../gcc.target/arm/mve/intrinsics/vmovltq_x_u8.c | 22 +
.../gcc.target/arm/mve/intrinsics/vmovnbq_m_s16.c | 22 +
.../gcc.target/arm/mve/intrinsics/vmovnbq_m_s32.c | 22 +
.../gcc.target/arm/mve/intrinsics/vmovnbq_m_u16.c | 22 +
.../gcc.target/arm/mve/intrinsics/vmovnbq_m_u32.c | 22 +
.../gcc.target/arm/mve/intrinsics/vmovnbq_s16.c | 21 +
.../gcc.target/arm/mve/intrinsics/vmovnbq_s32.c | 21 +
.../gcc.target/arm/mve/intrinsics/vmovnbq_u16.c | 21 +
.../gcc.target/arm/mve/intrinsics/vmovnbq_u32.c | 21 +
.../gcc.target/arm/mve/intrinsics/vmovntq_m_s16.c | 22 +
.../gcc.target/arm/mve/intrinsics/vmovntq_m_s32.c | 22 +
.../gcc.target/arm/mve/intrinsics/vmovntq_m_u16.c | 22 +
.../gcc.target/arm/mve/intrinsics/vmovntq_m_u32.c | 22 +
.../gcc.target/arm/mve/intrinsics/vmovntq_s16.c | 21 +
.../gcc.target/arm/mve/intrinsics/vmovntq_s32.c | 21 +
.../gcc.target/arm/mve/intrinsics/vmovntq_u16.c | 21 +
.../gcc.target/arm/mve/intrinsics/vmovntq_u32.c | 21 +
.../gcc.target/arm/mve/intrinsics/vmulhq_m_s16.c | 23 +
.../gcc.target/arm/mve/intrinsics/vmulhq_m_s32.c | 23 +
.../gcc.target/arm/mve/intrinsics/vmulhq_m_s8.c | 23 +
.../gcc.target/arm/mve/intrinsics/vmulhq_m_u16.c | 23 +
.../gcc.target/arm/mve/intrinsics/vmulhq_m_u32.c | 23 +
.../gcc.target/arm/mve/intrinsics/vmulhq_m_u8.c | 23 +
.../gcc.target/arm/mve/intrinsics/vmulhq_s16.c | 21 +
.../gcc.target/arm/mve/intrinsics/vmulhq_s32.c | 21 +
.../gcc.target/arm/mve/intrinsics/vmulhq_s8.c | 21 +
.../gcc.target/arm/mve/intrinsics/vmulhq_u16.c | 21 +
.../gcc.target/arm/mve/intrinsics/vmulhq_u32.c | 21 +
.../gcc.target/arm/mve/intrinsics/vmulhq_u8.c | 21 +
.../gcc.target/arm/mve/intrinsics/vmulhq_x_s16.c | 22 +
.../gcc.target/arm/mve/intrinsics/vmulhq_x_s32.c | 22 +
.../gcc.target/arm/mve/intrinsics/vmulhq_x_s8.c | 22 +
.../gcc.target/arm/mve/intrinsics/vmulhq_x_u16.c | 22 +
.../gcc.target/arm/mve/intrinsics/vmulhq_x_u32.c | 22 +
.../gcc.target/arm/mve/intrinsics/vmulhq_x_u8.c | 22 +
.../arm/mve/intrinsics/vmullbq_int_m_s16.c | 23 +
.../arm/mve/intrinsics/vmullbq_int_m_s32.c | 23 +
.../arm/mve/intrinsics/vmullbq_int_m_s8.c | 23 +
.../arm/mve/intrinsics/vmullbq_int_m_u16.c | 23 +
.../arm/mve/intrinsics/vmullbq_int_m_u32.c | 23 +
.../arm/mve/intrinsics/vmullbq_int_m_u8.c | 23 +
.../arm/mve/intrinsics/vmullbq_int_s16.c | 21 +
.../arm/mve/intrinsics/vmullbq_int_s32.c | 21 +
.../gcc.target/arm/mve/intrinsics/vmullbq_int_s8.c | 21 +
.../arm/mve/intrinsics/vmullbq_int_u16.c | 21 +
.../arm/mve/intrinsics/vmullbq_int_u32.c | 21 +
.../gcc.target/arm/mve/intrinsics/vmullbq_int_u8.c | 21 +
.../arm/mve/intrinsics/vmullbq_int_x_s16.c | 22 +
.../arm/mve/intrinsics/vmullbq_int_x_s32.c | 22 +
.../arm/mve/intrinsics/vmullbq_int_x_s8.c | 22 +
.../arm/mve/intrinsics/vmullbq_int_x_u16.c | 22 +
.../arm/mve/intrinsics/vmullbq_int_x_u32.c | 22 +
.../arm/mve/intrinsics/vmullbq_int_x_u8.c | 22 +
.../arm/mve/intrinsics/vmullbq_poly_m_p16.c | 23 +
.../arm/mve/intrinsics/vmullbq_poly_m_p8.c | 23 +
.../arm/mve/intrinsics/vmullbq_poly_p16.c | 21 +
.../arm/mve/intrinsics/vmullbq_poly_p8.c | 21 +
.../arm/mve/intrinsics/vmullbq_poly_x_p16.c | 22 +
.../arm/mve/intrinsics/vmullbq_poly_x_p8.c | 22 +
.../arm/mve/intrinsics/vmulltq_int_m_s16.c | 23 +
.../arm/mve/intrinsics/vmulltq_int_m_s32.c | 23 +
.../arm/mve/intrinsics/vmulltq_int_m_s8.c | 23 +
.../arm/mve/intrinsics/vmulltq_int_m_u16.c | 23 +
.../arm/mve/intrinsics/vmulltq_int_m_u32.c | 23 +
.../arm/mve/intrinsics/vmulltq_int_m_u8.c | 23 +
.../arm/mve/intrinsics/vmulltq_int_s16.c | 21 +
.../arm/mve/intrinsics/vmulltq_int_s32.c | 21 +
.../gcc.target/arm/mve/intrinsics/vmulltq_int_s8.c | 21 +
.../arm/mve/intrinsics/vmulltq_int_u16.c | 21 +
.../arm/mve/intrinsics/vmulltq_int_u32.c | 21 +
.../gcc.target/arm/mve/intrinsics/vmulltq_int_u8.c | 21 +
.../arm/mve/intrinsics/vmulltq_int_x_s16.c | 22 +
.../arm/mve/intrinsics/vmulltq_int_x_s32.c | 22 +
.../arm/mve/intrinsics/vmulltq_int_x_s8.c | 22 +
.../arm/mve/intrinsics/vmulltq_int_x_u16.c | 22 +
.../arm/mve/intrinsics/vmulltq_int_x_u32.c | 22 +
.../arm/mve/intrinsics/vmulltq_int_x_u8.c | 22 +
.../arm/mve/intrinsics/vmulltq_poly_m_p16.c | 23 +
.../arm/mve/intrinsics/vmulltq_poly_m_p8.c | 23 +
.../arm/mve/intrinsics/vmulltq_poly_p16.c | 21 +
.../arm/mve/intrinsics/vmulltq_poly_p8.c | 21 +
.../arm/mve/intrinsics/vmulltq_poly_x_p16.c | 22 +
.../arm/mve/intrinsics/vmulltq_poly_x_p8.c | 22 +
.../gcc.target/arm/mve/intrinsics/vmulq_f16.c | 21 +
.../gcc.target/arm/mve/intrinsics/vmulq_f32.c | 21 +
.../gcc.target/arm/mve/intrinsics/vmulq_m_f16.c | 23 +
.../gcc.target/arm/mve/intrinsics/vmulq_m_f32.c | 23 +
.../gcc.target/arm/mve/intrinsics/vmulq_m_n_f16.c | 23 +
.../gcc.target/arm/mve/intrinsics/vmulq_m_n_f32.c | 23 +
.../gcc.target/arm/mve/intrinsics/vmulq_m_n_s16.c | 23 +
.../gcc.target/arm/mve/intrinsics/vmulq_m_n_s32.c | 23 +
.../gcc.target/arm/mve/intrinsics/vmulq_m_n_s8.c | 23 +
.../gcc.target/arm/mve/intrinsics/vmulq_m_n_u16.c | 23 +
.../gcc.target/arm/mve/intrinsics/vmulq_m_n_u32.c | 23 +
.../gcc.target/arm/mve/intrinsics/vmulq_m_n_u8.c | 23 +
.../gcc.target/arm/mve/intrinsics/vmulq_m_s16.c | 23 +
.../gcc.target/arm/mve/intrinsics/vmulq_m_s32.c | 23 +
.../gcc.target/arm/mve/intrinsics/vmulq_m_s8.c | 23 +
.../gcc.target/arm/mve/intrinsics/vmulq_m_u16.c | 23 +
.../gcc.target/arm/mve/intrinsics/vmulq_m_u32.c | 23 +
.../gcc.target/arm/mve/intrinsics/vmulq_m_u8.c | 23 +
.../gcc.target/arm/mve/intrinsics/vmulq_n_f16.c | 21 +
.../gcc.target/arm/mve/intrinsics/vmulq_n_f32.c | 21 +
.../gcc.target/arm/mve/intrinsics/vmulq_n_s16.c | 21 +
.../gcc.target/arm/mve/intrinsics/vmulq_n_s32.c | 21 +
.../gcc.target/arm/mve/intrinsics/vmulq_n_s8.c | 21 +
.../gcc.target/arm/mve/intrinsics/vmulq_n_u16.c | 21 +
.../gcc.target/arm/mve/intrinsics/vmulq_n_u32.c | 21 +
.../gcc.target/arm/mve/intrinsics/vmulq_n_u8.c | 21 +
.../gcc.target/arm/mve/intrinsics/vmulq_s16.c | 21 +
.../gcc.target/arm/mve/intrinsics/vmulq_s32.c | 21 +
.../gcc.target/arm/mve/intrinsics/vmulq_s8.c | 21 +
.../gcc.target/arm/mve/intrinsics/vmulq_u16.c | 21 +
.../gcc.target/arm/mve/intrinsics/vmulq_u32.c | 21 +
.../gcc.target/arm/mve/intrinsics/vmulq_u8.c | 21 +
.../gcc.target/arm/mve/intrinsics/vmulq_x_f16.c | 23 +
.../gcc.target/arm/mve/intrinsics/vmulq_x_f32.c | 23 +
.../gcc.target/arm/mve/intrinsics/vmulq_x_n_f16.c | 23 +
.../gcc.target/arm/mve/intrinsics/vmulq_x_n_f32.c | 23 +
.../gcc.target/arm/mve/intrinsics/vmulq_x_n_s16.c | 23 +
.../gcc.target/arm/mve/intrinsics/vmulq_x_n_s32.c | 23 +
.../gcc.target/arm/mve/intrinsics/vmulq_x_n_s8.c | 23 +
.../gcc.target/arm/mve/intrinsics/vmulq_x_n_u16.c | 23 +
.../gcc.target/arm/mve/intrinsics/vmulq_x_n_u32.c | 23 +
.../gcc.target/arm/mve/intrinsics/vmulq_x_n_u8.c | 23 +
.../gcc.target/arm/mve/intrinsics/vmulq_x_s16.c | 23 +
.../gcc.target/arm/mve/intrinsics/vmulq_x_s32.c | 23 +
.../gcc.target/arm/mve/intrinsics/vmulq_x_s8.c | 23 +
.../gcc.target/arm/mve/intrinsics/vmulq_x_u16.c | 23 +
.../gcc.target/arm/mve/intrinsics/vmulq_x_u32.c | 23 +
.../gcc.target/arm/mve/intrinsics/vmulq_x_u8.c | 23 +
.../gcc.target/arm/mve/intrinsics/vmvnq_m_n_s16.c | 22 +
.../gcc.target/arm/mve/intrinsics/vmvnq_m_n_s32.c | 22 +
.../gcc.target/arm/mve/intrinsics/vmvnq_m_n_u16.c | 22 +
.../gcc.target/arm/mve/intrinsics/vmvnq_m_n_u32.c | 22 +
.../gcc.target/arm/mve/intrinsics/vmvnq_m_s16.c | 22 +
.../gcc.target/arm/mve/intrinsics/vmvnq_m_s32.c | 22 +
.../gcc.target/arm/mve/intrinsics/vmvnq_m_s8.c | 22 +
.../gcc.target/arm/mve/intrinsics/vmvnq_m_u16.c | 22 +
.../gcc.target/arm/mve/intrinsics/vmvnq_m_u32.c | 22 +
.../gcc.target/arm/mve/intrinsics/vmvnq_m_u8.c | 22 +
.../gcc.target/arm/mve/intrinsics/vmvnq_n_s16.c | 13 +
.../gcc.target/arm/mve/intrinsics/vmvnq_n_s32.c | 13 +
.../gcc.target/arm/mve/intrinsics/vmvnq_n_u16.c | 13 +
.../gcc.target/arm/mve/intrinsics/vmvnq_n_u32.c | 13 +
.../gcc.target/arm/mve/intrinsics/vmvnq_s16.c | 21 +
.../gcc.target/arm/mve/intrinsics/vmvnq_s32.c | 21 +
.../gcc.target/arm/mve/intrinsics/vmvnq_s8.c | 21 +
.../gcc.target/arm/mve/intrinsics/vmvnq_u16.c | 21 +
.../gcc.target/arm/mve/intrinsics/vmvnq_u32.c | 21 +
.../gcc.target/arm/mve/intrinsics/vmvnq_u8.c | 21 +
.../gcc.target/arm/mve/intrinsics/vmvnq_x_n_s16.c | 14 +
.../gcc.target/arm/mve/intrinsics/vmvnq_x_n_s32.c | 14 +
.../gcc.target/arm/mve/intrinsics/vmvnq_x_n_u16.c | 14 +
.../gcc.target/arm/mve/intrinsics/vmvnq_x_n_u32.c | 14 +
.../gcc.target/arm/mve/intrinsics/vmvnq_x_s16.c | 23 +
.../gcc.target/arm/mve/intrinsics/vmvnq_x_s32.c | 23 +
.../gcc.target/arm/mve/intrinsics/vmvnq_x_s8.c | 23 +
.../gcc.target/arm/mve/intrinsics/vmvnq_x_u16.c | 23 +
.../gcc.target/arm/mve/intrinsics/vmvnq_x_u32.c | 23 +
.../gcc.target/arm/mve/intrinsics/vmvnq_x_u8.c | 23 +
.../gcc.target/arm/mve/intrinsics/vnegq_f16.c | 13 +
.../gcc.target/arm/mve/intrinsics/vnegq_f32.c | 13 +
.../gcc.target/arm/mve/intrinsics/vnegq_m_f16.c | 22 +
.../gcc.target/arm/mve/intrinsics/vnegq_m_f32.c | 22 +
.../gcc.target/arm/mve/intrinsics/vnegq_m_s16.c | 22 +
.../gcc.target/arm/mve/intrinsics/vnegq_m_s32.c | 22 +
.../gcc.target/arm/mve/intrinsics/vnegq_m_s8.c | 22 +
.../gcc.target/arm/mve/intrinsics/vnegq_s16.c | 21 +
.../gcc.target/arm/mve/intrinsics/vnegq_s32.c | 21 +
.../gcc.target/arm/mve/intrinsics/vnegq_s8.c | 21 +
.../gcc.target/arm/mve/intrinsics/vnegq_x_f16.c | 22 +
.../gcc.target/arm/mve/intrinsics/vnegq_x_f32.c | 22 +
.../gcc.target/arm/mve/intrinsics/vnegq_x_s16.c | 22 +
.../gcc.target/arm/mve/intrinsics/vnegq_x_s32.c | 22 +
.../gcc.target/arm/mve/intrinsics/vnegq_x_s8.c | 22 +
.../gcc.target/arm/mve/intrinsics/vornq_f16.c | 21 +
.../gcc.target/arm/mve/intrinsics/vornq_f32.c | 21 +
.../gcc.target/arm/mve/intrinsics/vornq_m_f16.c | 23 +
.../gcc.target/arm/mve/intrinsics/vornq_m_f32.c | 23 +
.../gcc.target/arm/mve/intrinsics/vornq_m_s16.c | 23 +
.../gcc.target/arm/mve/intrinsics/vornq_m_s32.c | 23 +
.../gcc.target/arm/mve/intrinsics/vornq_m_s8.c | 23 +
.../gcc.target/arm/mve/intrinsics/vornq_m_u16.c | 23 +
.../gcc.target/arm/mve/intrinsics/vornq_m_u32.c | 23 +
.../gcc.target/arm/mve/intrinsics/vornq_m_u8.c | 23 +
.../gcc.target/arm/mve/intrinsics/vornq_s16.c | 21 +
.../gcc.target/arm/mve/intrinsics/vornq_s32.c | 21 +
.../gcc.target/arm/mve/intrinsics/vornq_s8.c | 21 +
.../gcc.target/arm/mve/intrinsics/vornq_u16.c | 21 +
.../gcc.target/arm/mve/intrinsics/vornq_u32.c | 21 +
.../gcc.target/arm/mve/intrinsics/vornq_u8.c | 21 +
.../gcc.target/arm/mve/intrinsics/vornq_x_f16.c | 22 +
.../gcc.target/arm/mve/intrinsics/vornq_x_f32.c | 22 +
.../gcc.target/arm/mve/intrinsics/vornq_x_s16.c | 22 +
.../gcc.target/arm/mve/intrinsics/vornq_x_s32.c | 22 +
.../gcc.target/arm/mve/intrinsics/vornq_x_s8.c | 22 +
.../gcc.target/arm/mve/intrinsics/vornq_x_u16.c | 22 +
.../gcc.target/arm/mve/intrinsics/vornq_x_u32.c | 22 +
.../gcc.target/arm/mve/intrinsics/vornq_x_u8.c | 22 +
.../gcc.target/arm/mve/intrinsics/vorrq_f16.c | 21 +
.../gcc.target/arm/mve/intrinsics/vorrq_f32.c | 21 +
.../gcc.target/arm/mve/intrinsics/vorrq_m_f16.c | 23 +
.../gcc.target/arm/mve/intrinsics/vorrq_m_f32.c | 23 +
.../gcc.target/arm/mve/intrinsics/vorrq_m_n_s16.c | 22 +
.../gcc.target/arm/mve/intrinsics/vorrq_m_n_s32.c | 22 +
.../gcc.target/arm/mve/intrinsics/vorrq_m_n_u16.c | 22 +
.../gcc.target/arm/mve/intrinsics/vorrq_m_n_u32.c | 22 +
.../gcc.target/arm/mve/intrinsics/vorrq_m_s16.c | 23 +
.../gcc.target/arm/mve/intrinsics/vorrq_m_s32.c | 23 +
.../gcc.target/arm/mve/intrinsics/vorrq_m_s8.c | 23 +
.../gcc.target/arm/mve/intrinsics/vorrq_m_u16.c | 23 +
.../gcc.target/arm/mve/intrinsics/vorrq_m_u32.c | 23 +
.../gcc.target/arm/mve/intrinsics/vorrq_m_u8.c | 23 +
.../gcc.target/arm/mve/intrinsics/vorrq_n_s16.c | 13 +
.../gcc.target/arm/mve/intrinsics/vorrq_n_s32.c | 13 +
.../gcc.target/arm/mve/intrinsics/vorrq_n_u16.c | 13 +
.../gcc.target/arm/mve/intrinsics/vorrq_n_u32.c | 13 +
.../gcc.target/arm/mve/intrinsics/vorrq_s16.c | 21 +
.../gcc.target/arm/mve/intrinsics/vorrq_s32.c | 21 +
.../gcc.target/arm/mve/intrinsics/vorrq_s8.c | 21 +
.../gcc.target/arm/mve/intrinsics/vorrq_u16.c | 21 +
.../gcc.target/arm/mve/intrinsics/vorrq_u32.c | 21 +
.../gcc.target/arm/mve/intrinsics/vorrq_u8.c | 21 +
.../gcc.target/arm/mve/intrinsics/vorrq_x_f16.c | 22 +
.../gcc.target/arm/mve/intrinsics/vorrq_x_f32.c | 22 +
.../gcc.target/arm/mve/intrinsics/vorrq_x_s16.c | 22 +
.../gcc.target/arm/mve/intrinsics/vorrq_x_s32.c | 22 +
.../gcc.target/arm/mve/intrinsics/vorrq_x_s8.c | 22 +
.../gcc.target/arm/mve/intrinsics/vorrq_x_u16.c | 22 +
.../gcc.target/arm/mve/intrinsics/vorrq_x_u32.c | 22 +
.../gcc.target/arm/mve/intrinsics/vorrq_x_u8.c | 22 +
.../gcc.target/arm/mve/intrinsics/vpnot.c | 21 +
.../gcc.target/arm/mve/intrinsics/vpselq_f16.c | 21 +
.../gcc.target/arm/mve/intrinsics/vpselq_f32.c | 21 +
.../gcc.target/arm/mve/intrinsics/vpselq_s16.c | 21 +
.../gcc.target/arm/mve/intrinsics/vpselq_s32.c | 21 +
.../gcc.target/arm/mve/intrinsics/vpselq_s64.c | 21 +
.../gcc.target/arm/mve/intrinsics/vpselq_s8.c | 21 +
.../gcc.target/arm/mve/intrinsics/vpselq_u16.c | 21 +
.../gcc.target/arm/mve/intrinsics/vpselq_u32.c | 21 +
.../gcc.target/arm/mve/intrinsics/vpselq_u64.c | 21 +
.../gcc.target/arm/mve/intrinsics/vpselq_u8.c | 21 +
.../gcc.target/arm/mve/intrinsics/vqabsq_m_s16.c | 22 +
.../gcc.target/arm/mve/intrinsics/vqabsq_m_s32.c | 22 +
.../gcc.target/arm/mve/intrinsics/vqabsq_m_s8.c | 22 +
.../gcc.target/arm/mve/intrinsics/vqabsq_s16.c | 21 +
.../gcc.target/arm/mve/intrinsics/vqabsq_s32.c | 21 +
.../gcc.target/arm/mve/intrinsics/vqabsq_s8.c | 21 +
.../gcc.target/arm/mve/intrinsics/vqaddq_m_n_s16.c | 23 +
.../gcc.target/arm/mve/intrinsics/vqaddq_m_n_s32.c | 23 +
.../gcc.target/arm/mve/intrinsics/vqaddq_m_n_s8.c | 23 +
.../gcc.target/arm/mve/intrinsics/vqaddq_m_n_u16.c | 23 +
.../gcc.target/arm/mve/intrinsics/vqaddq_m_n_u32.c | 23 +
.../gcc.target/arm/mve/intrinsics/vqaddq_m_n_u8.c | 23 +
.../gcc.target/arm/mve/intrinsics/vqaddq_m_s16.c | 23 +
.../gcc.target/arm/mve/intrinsics/vqaddq_m_s32.c | 23 +
.../gcc.target/arm/mve/intrinsics/vqaddq_m_s8.c | 23 +
.../gcc.target/arm/mve/intrinsics/vqaddq_m_u16.c | 23 +
.../gcc.target/arm/mve/intrinsics/vqaddq_m_u32.c | 23 +
.../gcc.target/arm/mve/intrinsics/vqaddq_m_u8.c | 23 +
.../gcc.target/arm/mve/intrinsics/vqaddq_n_s16.c | 21 +
.../gcc.target/arm/mve/intrinsics/vqaddq_n_s32.c | 21 +
.../gcc.target/arm/mve/intrinsics/vqaddq_n_s8.c | 21 +
.../gcc.target/arm/mve/intrinsics/vqaddq_n_u16.c | 21 +
.../gcc.target/arm/mve/intrinsics/vqaddq_n_u32.c | 21 +
.../gcc.target/arm/mve/intrinsics/vqaddq_n_u8.c | 21 +
.../gcc.target/arm/mve/intrinsics/vqaddq_s16.c | 21 +
.../gcc.target/arm/mve/intrinsics/vqaddq_s32.c | 21 +
.../gcc.target/arm/mve/intrinsics/vqaddq_s8.c | 21 +
.../gcc.target/arm/mve/intrinsics/vqaddq_u16.c | 21 +
.../gcc.target/arm/mve/intrinsics/vqaddq_u32.c | 21 +
.../gcc.target/arm/mve/intrinsics/vqaddq_u8.c | 21 +
.../arm/mve/intrinsics/vqdmladhq_m_s16.c | 23 +
.../arm/mve/intrinsics/vqdmladhq_m_s32.c | 23 +
.../gcc.target/arm/mve/intrinsics/vqdmladhq_m_s8.c | 23 +
.../gcc.target/arm/mve/intrinsics/vqdmladhq_s16.c | 21 +
.../gcc.target/arm/mve/intrinsics/vqdmladhq_s32.c | 21 +
.../gcc.target/arm/mve/intrinsics/vqdmladhq_s8.c | 21 +
.../arm/mve/intrinsics/vqdmladhxq_m_s16.c | 23 +
.../arm/mve/intrinsics/vqdmladhxq_m_s32.c | 23 +
.../arm/mve/intrinsics/vqdmladhxq_m_s8.c | 23 +
.../gcc.target/arm/mve/intrinsics/vqdmladhxq_s16.c | 21 +
.../gcc.target/arm/mve/intrinsics/vqdmladhxq_s32.c | 21 +
.../gcc.target/arm/mve/intrinsics/vqdmladhxq_s8.c | 21 +
.../arm/mve/intrinsics/vqdmlahq_m_n_s16.c | 23 +
.../arm/mve/intrinsics/vqdmlahq_m_n_s32.c | 23 +
.../arm/mve/intrinsics/vqdmlahq_m_n_s8.c | 23 +
.../gcc.target/arm/mve/intrinsics/vqdmlahq_n_s16.c | 21 +
.../gcc.target/arm/mve/intrinsics/vqdmlahq_n_s32.c | 21 +
.../gcc.target/arm/mve/intrinsics/vqdmlahq_n_s8.c | 21 +
.../gcc.target/arm/mve/intrinsics/vqdmlahq_n_u16.c | 21 +
.../gcc.target/arm/mve/intrinsics/vqdmlahq_n_u32.c | 21 +
.../gcc.target/arm/mve/intrinsics/vqdmlahq_n_u8.c | 21 +
.../arm/mve/intrinsics/vqdmlsdhq_m_s16.c | 23 +
.../arm/mve/intrinsics/vqdmlsdhq_m_s32.c | 23 +
.../gcc.target/arm/mve/intrinsics/vqdmlsdhq_m_s8.c | 23 +
.../gcc.target/arm/mve/intrinsics/vqdmlsdhq_s16.c | 21 +
.../gcc.target/arm/mve/intrinsics/vqdmlsdhq_s32.c | 21 +
.../gcc.target/arm/mve/intrinsics/vqdmlsdhq_s8.c | 21 +
.../arm/mve/intrinsics/vqdmlsdhxq_m_s16.c | 23 +
.../arm/mve/intrinsics/vqdmlsdhxq_m_s32.c | 23 +
.../arm/mve/intrinsics/vqdmlsdhxq_m_s8.c | 23 +
.../gcc.target/arm/mve/intrinsics/vqdmlsdhxq_s16.c | 21 +
.../gcc.target/arm/mve/intrinsics/vqdmlsdhxq_s32.c | 21 +
.../gcc.target/arm/mve/intrinsics/vqdmlsdhxq_s8.c | 21 +
.../arm/mve/intrinsics/vqdmulhq_m_n_s16.c | 23 +
.../arm/mve/intrinsics/vqdmulhq_m_n_s32.c | 23 +
.../arm/mve/intrinsics/vqdmulhq_m_n_s8.c | 23 +
.../gcc.target/arm/mve/intrinsics/vqdmulhq_m_s16.c | 23 +
.../gcc.target/arm/mve/intrinsics/vqdmulhq_m_s32.c | 23 +
.../gcc.target/arm/mve/intrinsics/vqdmulhq_m_s8.c | 23 +
.../gcc.target/arm/mve/intrinsics/vqdmulhq_n_s16.c | 21 +
.../gcc.target/arm/mve/intrinsics/vqdmulhq_n_s32.c | 21 +
.../gcc.target/arm/mve/intrinsics/vqdmulhq_n_s8.c | 21 +
.../gcc.target/arm/mve/intrinsics/vqdmulhq_s16.c | 21 +
.../gcc.target/arm/mve/intrinsics/vqdmulhq_s32.c | 21 +
.../gcc.target/arm/mve/intrinsics/vqdmulhq_s8.c | 21 +
.../arm/mve/intrinsics/vqdmullbq_m_n_s16.c | 23 +
.../arm/mve/intrinsics/vqdmullbq_m_n_s32.c | 23 +
.../arm/mve/intrinsics/vqdmullbq_m_s16.c | 23 +
.../arm/mve/intrinsics/vqdmullbq_m_s32.c | 23 +
.../arm/mve/intrinsics/vqdmullbq_n_s16.c | 21 +
.../arm/mve/intrinsics/vqdmullbq_n_s32.c | 21 +
.../gcc.target/arm/mve/intrinsics/vqdmullbq_s16.c | 21 +
.../gcc.target/arm/mve/intrinsics/vqdmullbq_s32.c | 21 +
.../arm/mve/intrinsics/vqdmulltq_m_n_s16.c | 23 +
.../arm/mve/intrinsics/vqdmulltq_m_n_s32.c | 23 +
.../arm/mve/intrinsics/vqdmulltq_m_s16.c | 23 +
.../arm/mve/intrinsics/vqdmulltq_m_s32.c | 23 +
.../arm/mve/intrinsics/vqdmulltq_n_s16.c | 21 +
.../arm/mve/intrinsics/vqdmulltq_n_s32.c | 21 +
.../gcc.target/arm/mve/intrinsics/vqdmulltq_s16.c | 21 +
.../gcc.target/arm/mve/intrinsics/vqdmulltq_s32.c | 21 +
.../gcc.target/arm/mve/intrinsics/vqmovnbq_m_s16.c | 22 +
.../gcc.target/arm/mve/intrinsics/vqmovnbq_m_s32.c | 22 +
.../gcc.target/arm/mve/intrinsics/vqmovnbq_m_u16.c | 22 +
.../gcc.target/arm/mve/intrinsics/vqmovnbq_m_u32.c | 22 +
.../gcc.target/arm/mve/intrinsics/vqmovnbq_s16.c | 21 +
.../gcc.target/arm/mve/intrinsics/vqmovnbq_s32.c | 21 +
.../gcc.target/arm/mve/intrinsics/vqmovnbq_u16.c | 21 +
.../gcc.target/arm/mve/intrinsics/vqmovnbq_u32.c | 21 +
.../gcc.target/arm/mve/intrinsics/vqmovntq_m_s16.c | 22 +
.../gcc.target/arm/mve/intrinsics/vqmovntq_m_s32.c | 22 +
.../gcc.target/arm/mve/intrinsics/vqmovntq_m_u16.c | 22 +
.../gcc.target/arm/mve/intrinsics/vqmovntq_m_u32.c | 22 +
.../gcc.target/arm/mve/intrinsics/vqmovntq_s16.c | 21 +
.../gcc.target/arm/mve/intrinsics/vqmovntq_s32.c | 21 +
.../gcc.target/arm/mve/intrinsics/vqmovntq_u16.c | 21 +
.../gcc.target/arm/mve/intrinsics/vqmovntq_u32.c | 21 +
.../arm/mve/intrinsics/vqmovunbq_m_s16.c | 22 +
.../arm/mve/intrinsics/vqmovunbq_m_s32.c | 22 +
.../gcc.target/arm/mve/intrinsics/vqmovunbq_s16.c | 21 +
.../gcc.target/arm/mve/intrinsics/vqmovunbq_s32.c | 21 +
.../arm/mve/intrinsics/vqmovuntq_m_s16.c | 22 +
.../arm/mve/intrinsics/vqmovuntq_m_s32.c | 22 +
.../gcc.target/arm/mve/intrinsics/vqmovuntq_s16.c | 21 +
.../gcc.target/arm/mve/intrinsics/vqmovuntq_s32.c | 21 +
.../gcc.target/arm/mve/intrinsics/vqnegq_m_s16.c | 22 +
.../gcc.target/arm/mve/intrinsics/vqnegq_m_s32.c | 22 +
.../gcc.target/arm/mve/intrinsics/vqnegq_m_s8.c | 22 +
.../gcc.target/arm/mve/intrinsics/vqnegq_s16.c | 21 +
.../gcc.target/arm/mve/intrinsics/vqnegq_s32.c | 21 +
.../gcc.target/arm/mve/intrinsics/vqnegq_s8.c | 21 +
.../arm/mve/intrinsics/vqrdmladhq_m_s16.c | 23 +
.../arm/mve/intrinsics/vqrdmladhq_m_s32.c | 23 +
.../arm/mve/intrinsics/vqrdmladhq_m_s8.c | 23 +
.../gcc.target/arm/mve/intrinsics/vqrdmladhq_s16.c | 21 +
.../gcc.target/arm/mve/intrinsics/vqrdmladhq_s32.c | 21 +
.../gcc.target/arm/mve/intrinsics/vqrdmladhq_s8.c | 21 +
.../arm/mve/intrinsics/vqrdmladhxq_m_s16.c | 23 +
.../arm/mve/intrinsics/vqrdmladhxq_m_s32.c | 23 +
.../arm/mve/intrinsics/vqrdmladhxq_m_s8.c | 23 +
.../arm/mve/intrinsics/vqrdmladhxq_s16.c | 21 +
.../arm/mve/intrinsics/vqrdmladhxq_s32.c | 21 +
.../gcc.target/arm/mve/intrinsics/vqrdmladhxq_s8.c | 21 +
.../arm/mve/intrinsics/vqrdmlahq_m_n_s16.c | 23 +
.../arm/mve/intrinsics/vqrdmlahq_m_n_s32.c | 23 +
.../arm/mve/intrinsics/vqrdmlahq_m_n_s8.c | 23 +
.../arm/mve/intrinsics/vqrdmlahq_n_s16.c | 21 +
.../arm/mve/intrinsics/vqrdmlahq_n_s32.c | 21 +
.../gcc.target/arm/mve/intrinsics/vqrdmlahq_n_s8.c | 21 +
.../arm/mve/intrinsics/vqrdmlahq_n_u16.c | 21 +
.../arm/mve/intrinsics/vqrdmlahq_n_u32.c | 21 +
.../gcc.target/arm/mve/intrinsics/vqrdmlahq_n_u8.c | 21 +
.../arm/mve/intrinsics/vqrdmlashq_m_n_s16.c | 23 +
.../arm/mve/intrinsics/vqrdmlashq_m_n_s32.c | 23 +
.../arm/mve/intrinsics/vqrdmlashq_m_n_s8.c | 23 +
.../arm/mve/intrinsics/vqrdmlashq_n_s16.c | 21 +
.../arm/mve/intrinsics/vqrdmlashq_n_s32.c | 21 +
.../arm/mve/intrinsics/vqrdmlashq_n_s8.c | 21 +
.../arm/mve/intrinsics/vqrdmlashq_n_u16.c | 21 +
.../arm/mve/intrinsics/vqrdmlashq_n_u32.c | 21 +
.../arm/mve/intrinsics/vqrdmlashq_n_u8.c | 21 +
.../arm/mve/intrinsics/vqrdmlsdhq_m_s16.c | 23 +
.../arm/mve/intrinsics/vqrdmlsdhq_m_s32.c | 23 +
.../arm/mve/intrinsics/vqrdmlsdhq_m_s8.c | 23 +
.../gcc.target/arm/mve/intrinsics/vqrdmlsdhq_s16.c | 21 +
.../gcc.target/arm/mve/intrinsics/vqrdmlsdhq_s32.c | 21 +
.../gcc.target/arm/mve/intrinsics/vqrdmlsdhq_s8.c | 21 +
.../arm/mve/intrinsics/vqrdmlsdhxq_m_s16.c | 23 +
.../arm/mve/intrinsics/vqrdmlsdhxq_m_s32.c | 23 +
.../arm/mve/intrinsics/vqrdmlsdhxq_m_s8.c | 23 +
.../arm/mve/intrinsics/vqrdmlsdhxq_s16.c | 21 +
.../arm/mve/intrinsics/vqrdmlsdhxq_s32.c | 21 +
.../gcc.target/arm/mve/intrinsics/vqrdmlsdhxq_s8.c | 21 +
.../arm/mve/intrinsics/vqrdmulhq_m_n_s16.c | 23 +
.../arm/mve/intrinsics/vqrdmulhq_m_n_s32.c | 23 +
.../arm/mve/intrinsics/vqrdmulhq_m_n_s8.c | 23 +
.../arm/mve/intrinsics/vqrdmulhq_m_s16.c | 23 +
.../arm/mve/intrinsics/vqrdmulhq_m_s32.c | 23 +
.../gcc.target/arm/mve/intrinsics/vqrdmulhq_m_s8.c | 23 +
.../arm/mve/intrinsics/vqrdmulhq_n_s16.c | 21 +
.../arm/mve/intrinsics/vqrdmulhq_n_s32.c | 21 +
.../gcc.target/arm/mve/intrinsics/vqrdmulhq_n_s8.c | 21 +
.../gcc.target/arm/mve/intrinsics/vqrdmulhq_s16.c | 21 +
.../gcc.target/arm/mve/intrinsics/vqrdmulhq_s32.c | 21 +
.../gcc.target/arm/mve/intrinsics/vqrdmulhq_s8.c | 21 +
.../arm/mve/intrinsics/vqrshlq_m_n_s16.c | 22 +
.../arm/mve/intrinsics/vqrshlq_m_n_s32.c | 22 +
.../gcc.target/arm/mve/intrinsics/vqrshlq_m_n_s8.c | 22 +
.../arm/mve/intrinsics/vqrshlq_m_n_u16.c | 22 +
.../arm/mve/intrinsics/vqrshlq_m_n_u32.c | 22 +
.../gcc.target/arm/mve/intrinsics/vqrshlq_m_n_u8.c | 22 +
.../gcc.target/arm/mve/intrinsics/vqrshlq_m_s16.c | 23 +
.../gcc.target/arm/mve/intrinsics/vqrshlq_m_s32.c | 23 +
.../gcc.target/arm/mve/intrinsics/vqrshlq_m_s8.c | 23 +
.../gcc.target/arm/mve/intrinsics/vqrshlq_m_u16.c | 23 +
.../gcc.target/arm/mve/intrinsics/vqrshlq_m_u32.c | 23 +
.../gcc.target/arm/mve/intrinsics/vqrshlq_m_u8.c | 23 +
.../gcc.target/arm/mve/intrinsics/vqrshlq_n_s16.c | 21 +
.../gcc.target/arm/mve/intrinsics/vqrshlq_n_s32.c | 21 +
.../gcc.target/arm/mve/intrinsics/vqrshlq_n_s8.c | 21 +
.../gcc.target/arm/mve/intrinsics/vqrshlq_n_u16.c | 21 +
.../gcc.target/arm/mve/intrinsics/vqrshlq_n_u32.c | 21 +
.../gcc.target/arm/mve/intrinsics/vqrshlq_n_u8.c | 21 +
.../gcc.target/arm/mve/intrinsics/vqrshlq_s16.c | 21 +
.../gcc.target/arm/mve/intrinsics/vqrshlq_s32.c | 21 +
.../gcc.target/arm/mve/intrinsics/vqrshlq_s8.c | 21 +
.../gcc.target/arm/mve/intrinsics/vqrshlq_u16.c | 21 +
.../gcc.target/arm/mve/intrinsics/vqrshlq_u32.c | 21 +
.../gcc.target/arm/mve/intrinsics/vqrshlq_u8.c | 21 +
.../arm/mve/intrinsics/vqrshrnbq_m_n_s16.c | 23 +
.../arm/mve/intrinsics/vqrshrnbq_m_n_s32.c | 23 +
.../arm/mve/intrinsics/vqrshrnbq_m_n_u16.c | 23 +
.../arm/mve/intrinsics/vqrshrnbq_m_n_u32.c | 23 +
.../arm/mve/intrinsics/vqrshrnbq_n_s16.c | 21 +
.../arm/mve/intrinsics/vqrshrnbq_n_s32.c | 21 +
.../arm/mve/intrinsics/vqrshrnbq_n_u16.c | 21 +
.../arm/mve/intrinsics/vqrshrnbq_n_u32.c | 21 +
.../arm/mve/intrinsics/vqrshrntq_m_n_s16.c | 23 +
.../arm/mve/intrinsics/vqrshrntq_m_n_s32.c | 23 +
.../arm/mve/intrinsics/vqrshrntq_m_n_u16.c | 23 +
.../arm/mve/intrinsics/vqrshrntq_m_n_u32.c | 23 +
.../arm/mve/intrinsics/vqrshrntq_n_s16.c | 21 +
.../arm/mve/intrinsics/vqrshrntq_n_s32.c | 21 +
.../arm/mve/intrinsics/vqrshrntq_n_u16.c | 21 +
.../arm/mve/intrinsics/vqrshrntq_n_u32.c | 21 +
.../arm/mve/intrinsics/vqrshrunbq_m_n_s16.c | 23 +
.../arm/mve/intrinsics/vqrshrunbq_m_n_s32.c | 23 +
.../arm/mve/intrinsics/vqrshrunbq_n_s16.c | 21 +
.../arm/mve/intrinsics/vqrshrunbq_n_s32.c | 21 +
.../arm/mve/intrinsics/vqrshruntq_m_n_s16.c | 23 +
.../arm/mve/intrinsics/vqrshruntq_m_n_s32.c | 23 +
.../arm/mve/intrinsics/vqrshruntq_n_s16.c | 21 +
.../arm/mve/intrinsics/vqrshruntq_n_s32.c | 21 +
.../gcc.target/arm/mve/intrinsics/vqshlq_m_n_s16.c | 23 +
.../gcc.target/arm/mve/intrinsics/vqshlq_m_n_s32.c | 23 +
.../gcc.target/arm/mve/intrinsics/vqshlq_m_n_s8.c | 23 +
.../gcc.target/arm/mve/intrinsics/vqshlq_m_n_u16.c | 23 +
.../gcc.target/arm/mve/intrinsics/vqshlq_m_n_u32.c | 23 +
.../gcc.target/arm/mve/intrinsics/vqshlq_m_n_u8.c | 23 +
.../gcc.target/arm/mve/intrinsics/vqshlq_m_r_s16.c | 22 +
.../gcc.target/arm/mve/intrinsics/vqshlq_m_r_s32.c | 22 +
.../gcc.target/arm/mve/intrinsics/vqshlq_m_r_s8.c | 22 +
.../gcc.target/arm/mve/intrinsics/vqshlq_m_r_u16.c | 22 +
.../gcc.target/arm/mve/intrinsics/vqshlq_m_r_u32.c | 22 +
.../gcc.target/arm/mve/intrinsics/vqshlq_m_r_u8.c | 22 +
.../gcc.target/arm/mve/intrinsics/vqshlq_m_s16.c | 23 +
.../gcc.target/arm/mve/intrinsics/vqshlq_m_s32.c | 23 +
.../gcc.target/arm/mve/intrinsics/vqshlq_m_s8.c | 23 +
.../gcc.target/arm/mve/intrinsics/vqshlq_m_u16.c | 23 +
.../gcc.target/arm/mve/intrinsics/vqshlq_m_u32.c | 23 +
.../gcc.target/arm/mve/intrinsics/vqshlq_m_u8.c | 23 +
.../gcc.target/arm/mve/intrinsics/vqshlq_n_s16.c | 21 +
.../gcc.target/arm/mve/intrinsics/vqshlq_n_s32.c | 21 +
.../gcc.target/arm/mve/intrinsics/vqshlq_n_s8.c | 21 +
.../gcc.target/arm/mve/intrinsics/vqshlq_n_u16.c | 21 +
.../gcc.target/arm/mve/intrinsics/vqshlq_n_u32.c | 21 +
.../gcc.target/arm/mve/intrinsics/vqshlq_n_u8.c | 21 +
.../gcc.target/arm/mve/intrinsics/vqshlq_r_s16.c | 21 +
.../gcc.target/arm/mve/intrinsics/vqshlq_r_s32.c | 21 +
.../gcc.target/arm/mve/intrinsics/vqshlq_r_s8.c | 21 +
.../gcc.target/arm/mve/intrinsics/vqshlq_r_u16.c | 21 +
.../gcc.target/arm/mve/intrinsics/vqshlq_r_u32.c | 21 +
.../gcc.target/arm/mve/intrinsics/vqshlq_r_u8.c | 21 +
.../gcc.target/arm/mve/intrinsics/vqshlq_s16.c | 21 +
.../gcc.target/arm/mve/intrinsics/vqshlq_s32.c | 21 +
.../gcc.target/arm/mve/intrinsics/vqshlq_s8.c | 21 +
.../gcc.target/arm/mve/intrinsics/vqshlq_u16.c | 21 +
.../gcc.target/arm/mve/intrinsics/vqshlq_u32.c | 21 +
.../gcc.target/arm/mve/intrinsics/vqshlq_u8.c | 21 +
.../arm/mve/intrinsics/vqshluq_m_n_s16.c | 22 +
.../arm/mve/intrinsics/vqshluq_m_n_s32.c | 22 +
.../gcc.target/arm/mve/intrinsics/vqshluq_m_n_s8.c | 22 +
.../gcc.target/arm/mve/intrinsics/vqshluq_n_s16.c | 21 +
.../gcc.target/arm/mve/intrinsics/vqshluq_n_s32.c | 21 +
.../gcc.target/arm/mve/intrinsics/vqshluq_n_s8.c | 21 +
.../arm/mve/intrinsics/vqshrnbq_m_n_s16.c | 23 +
.../arm/mve/intrinsics/vqshrnbq_m_n_s32.c | 23 +
.../arm/mve/intrinsics/vqshrnbq_m_n_u16.c | 23 +
.../arm/mve/intrinsics/vqshrnbq_m_n_u32.c | 23 +
.../gcc.target/arm/mve/intrinsics/vqshrnbq_n_s16.c | 21 +
.../gcc.target/arm/mve/intrinsics/vqshrnbq_n_s32.c | 21 +
.../gcc.target/arm/mve/intrinsics/vqshrnbq_n_u16.c | 21 +
.../gcc.target/arm/mve/intrinsics/vqshrnbq_n_u32.c | 21 +
.../arm/mve/intrinsics/vqshrntq_m_n_s16.c | 23 +
.../arm/mve/intrinsics/vqshrntq_m_n_s32.c | 23 +
.../arm/mve/intrinsics/vqshrntq_m_n_u16.c | 23 +
.../arm/mve/intrinsics/vqshrntq_m_n_u32.c | 23 +
.../gcc.target/arm/mve/intrinsics/vqshrntq_n_s16.c | 21 +
.../gcc.target/arm/mve/intrinsics/vqshrntq_n_s32.c | 21 +
.../gcc.target/arm/mve/intrinsics/vqshrntq_n_u16.c | 21 +
.../gcc.target/arm/mve/intrinsics/vqshrntq_n_u32.c | 21 +
.../arm/mve/intrinsics/vqshrunbq_m_n_s16.c | 23 +
.../arm/mve/intrinsics/vqshrunbq_m_n_s32.c | 23 +
.../arm/mve/intrinsics/vqshrunbq_n_s16.c | 21 +
.../arm/mve/intrinsics/vqshrunbq_n_s32.c | 21 +
.../arm/mve/intrinsics/vqshruntq_m_n_s16.c | 23 +
.../arm/mve/intrinsics/vqshruntq_m_n_s32.c | 23 +
.../arm/mve/intrinsics/vqshruntq_n_s16.c | 21 +
.../arm/mve/intrinsics/vqshruntq_n_s32.c | 21 +
.../gcc.target/arm/mve/intrinsics/vqsubq_m_n_s16.c | 23 +
.../gcc.target/arm/mve/intrinsics/vqsubq_m_n_s32.c | 23 +
.../gcc.target/arm/mve/intrinsics/vqsubq_m_n_s8.c | 23 +
.../gcc.target/arm/mve/intrinsics/vqsubq_m_n_u16.c | 23 +
.../gcc.target/arm/mve/intrinsics/vqsubq_m_n_u32.c | 23 +
.../gcc.target/arm/mve/intrinsics/vqsubq_m_n_u8.c | 23 +
.../gcc.target/arm/mve/intrinsics/vqsubq_m_s16.c | 23 +
.../gcc.target/arm/mve/intrinsics/vqsubq_m_s32.c | 23 +
.../gcc.target/arm/mve/intrinsics/vqsubq_m_s8.c | 23 +
.../gcc.target/arm/mve/intrinsics/vqsubq_m_u16.c | 23 +
.../gcc.target/arm/mve/intrinsics/vqsubq_m_u32.c | 23 +
.../gcc.target/arm/mve/intrinsics/vqsubq_m_u8.c | 23 +
.../gcc.target/arm/mve/intrinsics/vqsubq_n_s16.c | 21 +
.../gcc.target/arm/mve/intrinsics/vqsubq_n_s32.c | 21 +
.../gcc.target/arm/mve/intrinsics/vqsubq_n_s8.c | 21 +
.../gcc.target/arm/mve/intrinsics/vqsubq_n_u16.c | 21 +
.../gcc.target/arm/mve/intrinsics/vqsubq_n_u32.c | 21 +
.../gcc.target/arm/mve/intrinsics/vqsubq_n_u8.c | 21 +
.../gcc.target/arm/mve/intrinsics/vqsubq_s16.c | 21 +
.../gcc.target/arm/mve/intrinsics/vqsubq_s32.c | 21 +
.../gcc.target/arm/mve/intrinsics/vqsubq_s8.c | 21 +
.../gcc.target/arm/mve/intrinsics/vqsubq_u16.c | 21 +
.../gcc.target/arm/mve/intrinsics/vqsubq_u32.c | 21 +
.../gcc.target/arm/mve/intrinsics/vqsubq_u8.c | 21 +
.../arm/mve/intrinsics/vreinterpretq_f16.c | 44 +
.../arm/mve/intrinsics/vreinterpretq_f32.c | 44 +
.../arm/mve/intrinsics/vreinterpretq_s16.c | 44 +
.../arm/mve/intrinsics/vreinterpretq_s32.c | 44 +
.../arm/mve/intrinsics/vreinterpretq_s64.c | 45 +
.../arm/mve/intrinsics/vreinterpretq_s8.c | 44 +
.../arm/mve/intrinsics/vreinterpretq_u16.c | 44 +
.../arm/mve/intrinsics/vreinterpretq_u32.c | 44 +
.../arm/mve/intrinsics/vreinterpretq_u64.c | 45 +
.../arm/mve/intrinsics/vreinterpretq_u8.c | 44 +
.../gcc.target/arm/mve/intrinsics/vrev16q_m_s8.c | 22 +
.../gcc.target/arm/mve/intrinsics/vrev16q_m_u8.c | 22 +
.../gcc.target/arm/mve/intrinsics/vrev16q_s8.c | 21 +
.../gcc.target/arm/mve/intrinsics/vrev16q_u8.c | 21 +
.../gcc.target/arm/mve/intrinsics/vrev16q_x_s8.c | 22 +
.../gcc.target/arm/mve/intrinsics/vrev16q_x_u8.c | 22 +
.../gcc.target/arm/mve/intrinsics/vrev32q_f16.c | 13 +
.../gcc.target/arm/mve/intrinsics/vrev32q_m_f16.c | 22 +
.../gcc.target/arm/mve/intrinsics/vrev32q_m_s16.c | 22 +
.../gcc.target/arm/mve/intrinsics/vrev32q_m_s8.c | 22 +
.../gcc.target/arm/mve/intrinsics/vrev32q_m_u16.c | 22 +
.../gcc.target/arm/mve/intrinsics/vrev32q_m_u8.c | 22 +
.../gcc.target/arm/mve/intrinsics/vrev32q_s16.c | 21 +
.../gcc.target/arm/mve/intrinsics/vrev32q_s8.c | 21 +
.../gcc.target/arm/mve/intrinsics/vrev32q_u16.c | 21 +
.../gcc.target/arm/mve/intrinsics/vrev32q_u8.c | 21 +
.../gcc.target/arm/mve/intrinsics/vrev32q_x_f16.c | 22 +
.../gcc.target/arm/mve/intrinsics/vrev32q_x_s16.c | 22 +
.../gcc.target/arm/mve/intrinsics/vrev32q_x_s8.c | 22 +
.../gcc.target/arm/mve/intrinsics/vrev32q_x_u16.c | 22 +
.../gcc.target/arm/mve/intrinsics/vrev32q_x_u8.c | 22 +
.../gcc.target/arm/mve/intrinsics/vrev64q_f16.c | 13 +
.../gcc.target/arm/mve/intrinsics/vrev64q_f32.c | 13 +
.../gcc.target/arm/mve/intrinsics/vrev64q_m_f16.c | 22 +
.../gcc.target/arm/mve/intrinsics/vrev64q_m_f32.c | 22 +
.../gcc.target/arm/mve/intrinsics/vrev64q_m_s16.c | 22 +
.../gcc.target/arm/mve/intrinsics/vrev64q_m_s32.c | 22 +
.../gcc.target/arm/mve/intrinsics/vrev64q_m_s8.c | 22 +
.../gcc.target/arm/mve/intrinsics/vrev64q_m_u16.c | 22 +
.../gcc.target/arm/mve/intrinsics/vrev64q_m_u32.c | 22 +
.../gcc.target/arm/mve/intrinsics/vrev64q_m_u8.c | 22 +
.../gcc.target/arm/mve/intrinsics/vrev64q_s16.c | 21 +
.../gcc.target/arm/mve/intrinsics/vrev64q_s32.c | 21 +
.../gcc.target/arm/mve/intrinsics/vrev64q_s8.c | 21 +
.../gcc.target/arm/mve/intrinsics/vrev64q_u16.c | 21 +
.../gcc.target/arm/mve/intrinsics/vrev64q_u32.c | 21 +
.../gcc.target/arm/mve/intrinsics/vrev64q_u8.c | 21 +
.../gcc.target/arm/mve/intrinsics/vrev64q_x_f16.c | 22 +
.../gcc.target/arm/mve/intrinsics/vrev64q_x_f32.c | 22 +
.../gcc.target/arm/mve/intrinsics/vrev64q_x_s16.c | 22 +
.../gcc.target/arm/mve/intrinsics/vrev64q_x_s32.c | 22 +
.../gcc.target/arm/mve/intrinsics/vrev64q_x_s8.c | 22 +
.../gcc.target/arm/mve/intrinsics/vrev64q_x_u16.c | 22 +
.../gcc.target/arm/mve/intrinsics/vrev64q_x_u32.c | 22 +
.../gcc.target/arm/mve/intrinsics/vrev64q_x_u8.c | 22 +
.../gcc.target/arm/mve/intrinsics/vrhaddq_m_s16.c | 23 +
.../gcc.target/arm/mve/intrinsics/vrhaddq_m_s32.c | 23 +
.../gcc.target/arm/mve/intrinsics/vrhaddq_m_s8.c | 23 +
.../gcc.target/arm/mve/intrinsics/vrhaddq_m_u16.c | 23 +
.../gcc.target/arm/mve/intrinsics/vrhaddq_m_u32.c | 23 +
.../gcc.target/arm/mve/intrinsics/vrhaddq_m_u8.c | 23 +
.../gcc.target/arm/mve/intrinsics/vrhaddq_s16.c | 21 +
.../gcc.target/arm/mve/intrinsics/vrhaddq_s32.c | 21 +
.../gcc.target/arm/mve/intrinsics/vrhaddq_s8.c | 21 +
.../gcc.target/arm/mve/intrinsics/vrhaddq_u16.c | 21 +
.../gcc.target/arm/mve/intrinsics/vrhaddq_u32.c | 21 +
.../gcc.target/arm/mve/intrinsics/vrhaddq_u8.c | 21 +
.../gcc.target/arm/mve/intrinsics/vrhaddq_x_s16.c | 22 +
.../gcc.target/arm/mve/intrinsics/vrhaddq_x_s32.c | 22 +
.../gcc.target/arm/mve/intrinsics/vrhaddq_x_s8.c | 22 +
.../gcc.target/arm/mve/intrinsics/vrhaddq_x_u16.c | 22 +
.../gcc.target/arm/mve/intrinsics/vrhaddq_x_u32.c | 22 +
.../gcc.target/arm/mve/intrinsics/vrhaddq_x_u8.c | 22 +
.../arm/mve/intrinsics/vrmlaldavhaq_p_s32.c | 21 +
.../arm/mve/intrinsics/vrmlaldavhaq_p_u32.c | 21 +
.../arm/mve/intrinsics/vrmlaldavhaq_s32.c | 21 +
.../arm/mve/intrinsics/vrmlaldavhaq_u32.c | 21 +
.../arm/mve/intrinsics/vrmlaldavhaxq_p_s32.c | 21 +
.../arm/mve/intrinsics/vrmlaldavhaxq_s32.c | 21 +
.../arm/mve/intrinsics/vrmlaldavhq_p_s32.c | 21 +
.../arm/mve/intrinsics/vrmlaldavhq_p_u32.c | 21 +
.../arm/mve/intrinsics/vrmlaldavhq_s32.c | 21 +
.../arm/mve/intrinsics/vrmlaldavhq_u32.c | 21 +
.../arm/mve/intrinsics/vrmlaldavhxq_p_s32.c | 21 +
.../arm/mve/intrinsics/vrmlaldavhxq_s32.c | 21 +
.../arm/mve/intrinsics/vrmlsldavhaq_p_s32.c | 21 +
.../arm/mve/intrinsics/vrmlsldavhaq_s32.c | 21 +
.../arm/mve/intrinsics/vrmlsldavhaxq_p_s32.c | 21 +
.../arm/mve/intrinsics/vrmlsldavhaxq_s32.c | 21 +
.../arm/mve/intrinsics/vrmlsldavhq_p_s32.c | 21 +
.../arm/mve/intrinsics/vrmlsldavhq_s32.c | 21 +
.../arm/mve/intrinsics/vrmlsldavhxq_p_s32.c | 21 +
.../arm/mve/intrinsics/vrmlsldavhxq_s32.c | 21 +
.../gcc.target/arm/mve/intrinsics/vrmulhq_m_s16.c | 23 +
.../gcc.target/arm/mve/intrinsics/vrmulhq_m_s32.c | 23 +
.../gcc.target/arm/mve/intrinsics/vrmulhq_m_s8.c | 23 +
.../gcc.target/arm/mve/intrinsics/vrmulhq_m_u16.c | 23 +
.../gcc.target/arm/mve/intrinsics/vrmulhq_m_u32.c | 23 +
.../gcc.target/arm/mve/intrinsics/vrmulhq_m_u8.c | 23 +
.../gcc.target/arm/mve/intrinsics/vrmulhq_s16.c | 21 +
.../gcc.target/arm/mve/intrinsics/vrmulhq_s32.c | 21 +
.../gcc.target/arm/mve/intrinsics/vrmulhq_s8.c | 21 +
.../gcc.target/arm/mve/intrinsics/vrmulhq_u16.c | 21 +
.../gcc.target/arm/mve/intrinsics/vrmulhq_u32.c | 21 +
.../gcc.target/arm/mve/intrinsics/vrmulhq_u8.c | 21 +
.../gcc.target/arm/mve/intrinsics/vrmulhq_x_s16.c | 22 +
.../gcc.target/arm/mve/intrinsics/vrmulhq_x_s32.c | 22 +
.../gcc.target/arm/mve/intrinsics/vrmulhq_x_s8.c | 22 +
.../gcc.target/arm/mve/intrinsics/vrmulhq_x_u16.c | 22 +
.../gcc.target/arm/mve/intrinsics/vrmulhq_x_u32.c | 22 +
.../gcc.target/arm/mve/intrinsics/vrmulhq_x_u8.c | 22 +
.../gcc.target/arm/mve/intrinsics/vrndaq_f16.c | 13 +
.../gcc.target/arm/mve/intrinsics/vrndaq_f32.c | 13 +
.../gcc.target/arm/mve/intrinsics/vrndaq_m_f16.c | 22 +
.../gcc.target/arm/mve/intrinsics/vrndaq_m_f32.c | 22 +
.../gcc.target/arm/mve/intrinsics/vrndaq_x_f16.c | 22 +
.../gcc.target/arm/mve/intrinsics/vrndaq_x_f32.c | 22 +
.../gcc.target/arm/mve/intrinsics/vrndmq_f16.c | 13 +
.../gcc.target/arm/mve/intrinsics/vrndmq_f32.c | 13 +
.../gcc.target/arm/mve/intrinsics/vrndmq_m_f16.c | 22 +
.../gcc.target/arm/mve/intrinsics/vrndmq_m_f32.c | 22 +
.../gcc.target/arm/mve/intrinsics/vrndmq_x_f16.c | 22 +
.../gcc.target/arm/mve/intrinsics/vrndmq_x_f32.c | 22 +
.../gcc.target/arm/mve/intrinsics/vrndnq_f16.c | 13 +
.../gcc.target/arm/mve/intrinsics/vrndnq_f32.c | 13 +
.../gcc.target/arm/mve/intrinsics/vrndnq_m_f16.c | 22 +
.../gcc.target/arm/mve/intrinsics/vrndnq_m_f32.c | 22 +
.../gcc.target/arm/mve/intrinsics/vrndnq_x_f16.c | 22 +
.../gcc.target/arm/mve/intrinsics/vrndnq_x_f32.c | 22 +
.../gcc.target/arm/mve/intrinsics/vrndpq_f16.c | 13 +
.../gcc.target/arm/mve/intrinsics/vrndpq_f32.c | 13 +
.../gcc.target/arm/mve/intrinsics/vrndpq_m_f16.c | 22 +
.../gcc.target/arm/mve/intrinsics/vrndpq_m_f32.c | 22 +
.../gcc.target/arm/mve/intrinsics/vrndpq_x_f16.c | 22 +
.../gcc.target/arm/mve/intrinsics/vrndpq_x_f32.c | 22 +
.../gcc.target/arm/mve/intrinsics/vrndq_f16.c | 13 +
.../gcc.target/arm/mve/intrinsics/vrndq_f32.c | 13 +
.../gcc.target/arm/mve/intrinsics/vrndq_m_f16.c | 22 +
.../gcc.target/arm/mve/intrinsics/vrndq_m_f32.c | 22 +
.../gcc.target/arm/mve/intrinsics/vrndq_x_f16.c | 22 +
.../gcc.target/arm/mve/intrinsics/vrndq_x_f32.c | 22 +
.../gcc.target/arm/mve/intrinsics/vrndxq_f16.c | 13 +
.../gcc.target/arm/mve/intrinsics/vrndxq_f32.c | 13 +
.../gcc.target/arm/mve/intrinsics/vrndxq_m_f16.c | 22 +
.../gcc.target/arm/mve/intrinsics/vrndxq_m_f32.c | 22 +
.../gcc.target/arm/mve/intrinsics/vrndxq_x_f16.c | 22 +
.../gcc.target/arm/mve/intrinsics/vrndxq_x_f32.c | 22 +
.../gcc.target/arm/mve/intrinsics/vrshlq_m_n_s16.c | 22 +
.../gcc.target/arm/mve/intrinsics/vrshlq_m_n_s32.c | 22 +
.../gcc.target/arm/mve/intrinsics/vrshlq_m_n_s8.c | 22 +
.../gcc.target/arm/mve/intrinsics/vrshlq_m_n_u16.c | 22 +
.../gcc.target/arm/mve/intrinsics/vrshlq_m_n_u32.c | 22 +
.../gcc.target/arm/mve/intrinsics/vrshlq_m_n_u8.c | 22 +
.../gcc.target/arm/mve/intrinsics/vrshlq_m_s16.c | 23 +
.../gcc.target/arm/mve/intrinsics/vrshlq_m_s32.c | 23 +
.../gcc.target/arm/mve/intrinsics/vrshlq_m_s8.c | 23 +
.../gcc.target/arm/mve/intrinsics/vrshlq_m_u16.c | 23 +
.../gcc.target/arm/mve/intrinsics/vrshlq_m_u32.c | 23 +
.../gcc.target/arm/mve/intrinsics/vrshlq_m_u8.c | 23 +
.../gcc.target/arm/mve/intrinsics/vrshlq_n_s16.c | 21 +
.../gcc.target/arm/mve/intrinsics/vrshlq_n_s32.c | 21 +
.../gcc.target/arm/mve/intrinsics/vrshlq_n_s8.c | 21 +
.../gcc.target/arm/mve/intrinsics/vrshlq_n_u16.c | 21 +
.../gcc.target/arm/mve/intrinsics/vrshlq_n_u32.c | 21 +
.../gcc.target/arm/mve/intrinsics/vrshlq_n_u8.c | 21 +
.../gcc.target/arm/mve/intrinsics/vrshlq_s16.c | 21 +
.../gcc.target/arm/mve/intrinsics/vrshlq_s32.c | 21 +
.../gcc.target/arm/mve/intrinsics/vrshlq_s8.c | 21 +
.../gcc.target/arm/mve/intrinsics/vrshlq_u16.c | 21 +
.../gcc.target/arm/mve/intrinsics/vrshlq_u32.c | 21 +
.../gcc.target/arm/mve/intrinsics/vrshlq_u8.c | 21 +
.../gcc.target/arm/mve/intrinsics/vrshlq_x_s16.c | 22 +
.../gcc.target/arm/mve/intrinsics/vrshlq_x_s32.c | 22 +
.../gcc.target/arm/mve/intrinsics/vrshlq_x_s8.c | 22 +
.../gcc.target/arm/mve/intrinsics/vrshlq_x_u16.c | 22 +
.../gcc.target/arm/mve/intrinsics/vrshlq_x_u32.c | 22 +
.../gcc.target/arm/mve/intrinsics/vrshlq_x_u8.c | 22 +
.../arm/mve/intrinsics/vrshrnbq_m_n_s16.c | 23 +
.../arm/mve/intrinsics/vrshrnbq_m_n_s32.c | 23 +
.../arm/mve/intrinsics/vrshrnbq_m_n_u16.c | 23 +
.../arm/mve/intrinsics/vrshrnbq_m_n_u32.c | 23 +
.../gcc.target/arm/mve/intrinsics/vrshrnbq_n_s16.c | 21 +
.../gcc.target/arm/mve/intrinsics/vrshrnbq_n_s32.c | 21 +
.../gcc.target/arm/mve/intrinsics/vrshrnbq_n_u16.c | 21 +
.../gcc.target/arm/mve/intrinsics/vrshrnbq_n_u32.c | 21 +
.../arm/mve/intrinsics/vrshrntq_m_n_s16.c | 23 +
.../arm/mve/intrinsics/vrshrntq_m_n_s32.c | 23 +
.../arm/mve/intrinsics/vrshrntq_m_n_u16.c | 23 +
.../arm/mve/intrinsics/vrshrntq_m_n_u32.c | 23 +
.../gcc.target/arm/mve/intrinsics/vrshrntq_n_s16.c | 21 +
.../gcc.target/arm/mve/intrinsics/vrshrntq_n_s32.c | 21 +
.../gcc.target/arm/mve/intrinsics/vrshrntq_n_u16.c | 21 +
.../gcc.target/arm/mve/intrinsics/vrshrntq_n_u32.c | 21 +
.../gcc.target/arm/mve/intrinsics/vrshrq_m_n_s16.c | 23 +
.../gcc.target/arm/mve/intrinsics/vrshrq_m_n_s32.c | 23 +
.../gcc.target/arm/mve/intrinsics/vrshrq_m_n_s8.c | 23 +
.../gcc.target/arm/mve/intrinsics/vrshrq_m_n_u16.c | 23 +
.../gcc.target/arm/mve/intrinsics/vrshrq_m_n_u32.c | 23 +
.../gcc.target/arm/mve/intrinsics/vrshrq_m_n_u8.c | 23 +
.../gcc.target/arm/mve/intrinsics/vrshrq_n_s16.c | 21 +
.../gcc.target/arm/mve/intrinsics/vrshrq_n_s32.c | 21 +
.../gcc.target/arm/mve/intrinsics/vrshrq_n_s8.c | 21 +
.../gcc.target/arm/mve/intrinsics/vrshrq_n_u16.c | 21 +
.../gcc.target/arm/mve/intrinsics/vrshrq_n_u32.c | 21 +
.../gcc.target/arm/mve/intrinsics/vrshrq_n_u8.c | 21 +
.../gcc.target/arm/mve/intrinsics/vrshrq_x_n_s16.c | 23 +
.../gcc.target/arm/mve/intrinsics/vrshrq_x_n_s32.c | 23 +
.../gcc.target/arm/mve/intrinsics/vrshrq_x_n_s8.c | 23 +
.../gcc.target/arm/mve/intrinsics/vrshrq_x_n_u16.c | 23 +
.../gcc.target/arm/mve/intrinsics/vrshrq_x_n_u32.c | 23 +
.../gcc.target/arm/mve/intrinsics/vrshrq_x_n_u8.c | 23 +
.../gcc.target/arm/mve/intrinsics/vsbciq_m_s32.c | 23 +
.../gcc.target/arm/mve/intrinsics/vsbciq_m_u32.c | 23 +
.../gcc.target/arm/mve/intrinsics/vsbciq_s32.c | 21 +
.../gcc.target/arm/mve/intrinsics/vsbciq_u32.c | 21 +
.../gcc.target/arm/mve/intrinsics/vsbcq_m_s32.c | 23 +
.../gcc.target/arm/mve/intrinsics/vsbcq_m_u32.c | 22 +
.../gcc.target/arm/mve/intrinsics/vsbcq_s32.c | 21 +
.../gcc.target/arm/mve/intrinsics/vsbcq_u32.c | 21 +
.../gcc.target/arm/mve/intrinsics/vsetq_lane_f16.c | 15 +
.../gcc.target/arm/mve/intrinsics/vsetq_lane_f32.c | 15 +
.../gcc.target/arm/mve/intrinsics/vsetq_lane_s16.c | 15 +
.../gcc.target/arm/mve/intrinsics/vsetq_lane_s32.c | 15 +
.../gcc.target/arm/mve/intrinsics/vsetq_lane_s64.c | 15 +
.../gcc.target/arm/mve/intrinsics/vsetq_lane_s8.c | 15 +
.../gcc.target/arm/mve/intrinsics/vsetq_lane_u16.c | 15 +
.../gcc.target/arm/mve/intrinsics/vsetq_lane_u32.c | 15 +
.../gcc.target/arm/mve/intrinsics/vsetq_lane_u64.c | 15 +
.../gcc.target/arm/mve/intrinsics/vsetq_lane_u8.c | 15 +
.../gcc.target/arm/mve/intrinsics/vshlcq_m_s16.c | 23 +
.../gcc.target/arm/mve/intrinsics/vshlcq_m_s32.c | 23 +
.../gcc.target/arm/mve/intrinsics/vshlcq_m_s8.c | 23 +
.../gcc.target/arm/mve/intrinsics/vshlcq_m_u16.c | 23 +
.../gcc.target/arm/mve/intrinsics/vshlcq_m_u32.c | 23 +
.../gcc.target/arm/mve/intrinsics/vshlcq_m_u8.c | 23 +
.../gcc.target/arm/mve/intrinsics/vshlcq_s16.c | 21 +
.../gcc.target/arm/mve/intrinsics/vshlcq_s32.c | 21 +
.../gcc.target/arm/mve/intrinsics/vshlcq_s8.c | 21 +
.../gcc.target/arm/mve/intrinsics/vshlcq_u16.c | 21 +
.../gcc.target/arm/mve/intrinsics/vshlcq_u32.c | 21 +
.../gcc.target/arm/mve/intrinsics/vshlcq_u8.c | 21 +
.../arm/mve/intrinsics/vshllbq_m_n_s16.c | 23 +
.../gcc.target/arm/mve/intrinsics/vshllbq_m_n_s8.c | 23 +
.../arm/mve/intrinsics/vshllbq_m_n_u16.c | 23 +
.../gcc.target/arm/mve/intrinsics/vshllbq_m_n_u8.c | 23 +
.../gcc.target/arm/mve/intrinsics/vshllbq_n_s16.c | 21 +
.../gcc.target/arm/mve/intrinsics/vshllbq_n_s8.c | 21 +
.../gcc.target/arm/mve/intrinsics/vshllbq_n_u16.c | 21 +
.../gcc.target/arm/mve/intrinsics/vshllbq_n_u8.c | 21 +
.../arm/mve/intrinsics/vshllbq_x_n_s16.c | 15 +
.../gcc.target/arm/mve/intrinsics/vshllbq_x_n_s8.c | 15 +
.../arm/mve/intrinsics/vshllbq_x_n_u16.c | 15 +
.../gcc.target/arm/mve/intrinsics/vshllbq_x_n_u8.c | 15 +
.../arm/mve/intrinsics/vshlltq_m_n_s16.c | 23 +
.../gcc.target/arm/mve/intrinsics/vshlltq_m_n_s8.c | 23 +
.../arm/mve/intrinsics/vshlltq_m_n_u16.c | 23 +
.../gcc.target/arm/mve/intrinsics/vshlltq_m_n_u8.c | 23 +
.../gcc.target/arm/mve/intrinsics/vshlltq_n_s16.c | 21 +
.../gcc.target/arm/mve/intrinsics/vshlltq_n_s8.c | 21 +
.../gcc.target/arm/mve/intrinsics/vshlltq_n_u16.c | 21 +
.../gcc.target/arm/mve/intrinsics/vshlltq_n_u8.c | 21 +
.../arm/mve/intrinsics/vshlltq_x_n_s16.c | 15 +
.../gcc.target/arm/mve/intrinsics/vshlltq_x_n_s8.c | 15 +
.../arm/mve/intrinsics/vshlltq_x_n_u16.c | 15 +
.../gcc.target/arm/mve/intrinsics/vshlltq_x_n_u8.c | 15 +
.../gcc.target/arm/mve/intrinsics/vshlq_m_n_s16.c | 23 +
.../gcc.target/arm/mve/intrinsics/vshlq_m_n_s32.c | 23 +
.../gcc.target/arm/mve/intrinsics/vshlq_m_n_s8.c | 23 +
.../gcc.target/arm/mve/intrinsics/vshlq_m_n_u16.c | 23 +
.../gcc.target/arm/mve/intrinsics/vshlq_m_n_u32.c | 23 +
.../gcc.target/arm/mve/intrinsics/vshlq_m_n_u8.c | 23 +
.../gcc.target/arm/mve/intrinsics/vshlq_m_r_s16.c | 22 +
.../gcc.target/arm/mve/intrinsics/vshlq_m_r_s32.c | 22 +
.../gcc.target/arm/mve/intrinsics/vshlq_m_r_s8.c | 22 +
.../gcc.target/arm/mve/intrinsics/vshlq_m_r_u16.c | 22 +
.../gcc.target/arm/mve/intrinsics/vshlq_m_r_u32.c | 22 +
.../gcc.target/arm/mve/intrinsics/vshlq_m_r_u8.c | 22 +
.../gcc.target/arm/mve/intrinsics/vshlq_m_s16.c | 22 +
.../gcc.target/arm/mve/intrinsics/vshlq_m_s32.c | 22 +
.../gcc.target/arm/mve/intrinsics/vshlq_m_s8.c | 22 +
.../gcc.target/arm/mve/intrinsics/vshlq_m_u16.c | 22 +
.../gcc.target/arm/mve/intrinsics/vshlq_m_u32.c | 22 +
.../gcc.target/arm/mve/intrinsics/vshlq_m_u8.c | 22 +
.../gcc.target/arm/mve/intrinsics/vshlq_n_s16.c | 21 +
.../gcc.target/arm/mve/intrinsics/vshlq_n_s32.c | 21 +
.../gcc.target/arm/mve/intrinsics/vshlq_n_s8.c | 21 +
.../gcc.target/arm/mve/intrinsics/vshlq_n_u16.c | 21 +
.../gcc.target/arm/mve/intrinsics/vshlq_n_u32.c | 21 +
.../gcc.target/arm/mve/intrinsics/vshlq_n_u8.c | 21 +
.../gcc.target/arm/mve/intrinsics/vshlq_r_s16.c | 21 +
.../gcc.target/arm/mve/intrinsics/vshlq_r_s32.c | 21 +
.../gcc.target/arm/mve/intrinsics/vshlq_r_s8.c | 21 +
.../gcc.target/arm/mve/intrinsics/vshlq_r_u16.c | 21 +
.../gcc.target/arm/mve/intrinsics/vshlq_r_u32.c | 21 +
.../gcc.target/arm/mve/intrinsics/vshlq_r_u8.c | 21 +
.../gcc.target/arm/mve/intrinsics/vshlq_s16.c | 21 +
.../gcc.target/arm/mve/intrinsics/vshlq_s32.c | 21 +
.../gcc.target/arm/mve/intrinsics/vshlq_s8.c | 21 +
.../gcc.target/arm/mve/intrinsics/vshlq_u16.c | 21 +
.../gcc.target/arm/mve/intrinsics/vshlq_u32.c | 21 +
.../gcc.target/arm/mve/intrinsics/vshlq_u8.c | 21 +
.../gcc.target/arm/mve/intrinsics/vshlq_x_n_s16.c | 15 +
.../gcc.target/arm/mve/intrinsics/vshlq_x_n_s32.c | 15 +
.../gcc.target/arm/mve/intrinsics/vshlq_x_n_s8.c | 15 +
.../gcc.target/arm/mve/intrinsics/vshlq_x_n_u16.c | 15 +
.../gcc.target/arm/mve/intrinsics/vshlq_x_n_u32.c | 15 +
.../gcc.target/arm/mve/intrinsics/vshlq_x_n_u8.c | 15 +
.../gcc.target/arm/mve/intrinsics/vshlq_x_s16.c | 15 +
.../gcc.target/arm/mve/intrinsics/vshlq_x_s32.c | 15 +
.../gcc.target/arm/mve/intrinsics/vshlq_x_s8.c | 15 +
.../gcc.target/arm/mve/intrinsics/vshlq_x_u16.c | 15 +
.../gcc.target/arm/mve/intrinsics/vshlq_x_u32.c | 15 +
.../gcc.target/arm/mve/intrinsics/vshlq_x_u8.c | 15 +
.../arm/mve/intrinsics/vshrnbq_m_n_s16.c | 23 +
.../arm/mve/intrinsics/vshrnbq_m_n_s32.c | 23 +
.../arm/mve/intrinsics/vshrnbq_m_n_u16.c | 23 +
.../arm/mve/intrinsics/vshrnbq_m_n_u32.c | 23 +
.../gcc.target/arm/mve/intrinsics/vshrnbq_n_s16.c | 21 +
.../gcc.target/arm/mve/intrinsics/vshrnbq_n_s32.c | 21 +
.../gcc.target/arm/mve/intrinsics/vshrnbq_n_u16.c | 21 +
.../gcc.target/arm/mve/intrinsics/vshrnbq_n_u32.c | 21 +
.../arm/mve/intrinsics/vshrntq_m_n_s16.c | 23 +
.../arm/mve/intrinsics/vshrntq_m_n_s32.c | 23 +
.../arm/mve/intrinsics/vshrntq_m_n_u16.c | 23 +
.../arm/mve/intrinsics/vshrntq_m_n_u32.c | 23 +
.../gcc.target/arm/mve/intrinsics/vshrntq_n_s16.c | 21 +
.../gcc.target/arm/mve/intrinsics/vshrntq_n_s32.c | 21 +
.../gcc.target/arm/mve/intrinsics/vshrntq_n_u16.c | 21 +
.../gcc.target/arm/mve/intrinsics/vshrntq_n_u32.c | 21 +
.../gcc.target/arm/mve/intrinsics/vshrq_m_n_s16.c | 23 +
.../gcc.target/arm/mve/intrinsics/vshrq_m_n_s32.c | 23 +
.../gcc.target/arm/mve/intrinsics/vshrq_m_n_s8.c | 23 +
.../gcc.target/arm/mve/intrinsics/vshrq_m_n_u16.c | 23 +
.../gcc.target/arm/mve/intrinsics/vshrq_m_n_u32.c | 23 +
.../gcc.target/arm/mve/intrinsics/vshrq_m_n_u8.c | 23 +
.../gcc.target/arm/mve/intrinsics/vshrq_n_s16.c | 21 +
.../gcc.target/arm/mve/intrinsics/vshrq_n_s32.c | 21 +
.../gcc.target/arm/mve/intrinsics/vshrq_n_s8.c | 21 +
.../gcc.target/arm/mve/intrinsics/vshrq_n_u16.c | 21 +
.../gcc.target/arm/mve/intrinsics/vshrq_n_u32.c | 21 +
.../gcc.target/arm/mve/intrinsics/vshrq_n_u8.c | 21 +
.../gcc.target/arm/mve/intrinsics/vshrq_x_n_s16.c | 15 +
.../gcc.target/arm/mve/intrinsics/vshrq_x_n_s32.c | 15 +
.../gcc.target/arm/mve/intrinsics/vshrq_x_n_s8.c | 15 +
.../gcc.target/arm/mve/intrinsics/vshrq_x_n_u16.c | 15 +
.../gcc.target/arm/mve/intrinsics/vshrq_x_n_u8.c | 15 +
.../gcc.target/arm/mve/intrinsics/vsliq_m_n_s16.c | 23 +
.../gcc.target/arm/mve/intrinsics/vsliq_m_n_s32.c | 23 +
.../gcc.target/arm/mve/intrinsics/vsliq_m_n_s8.c | 23 +
.../gcc.target/arm/mve/intrinsics/vsliq_m_n_u16.c | 23 +
.../gcc.target/arm/mve/intrinsics/vsliq_m_n_u32.c | 23 +
.../gcc.target/arm/mve/intrinsics/vsliq_m_n_u8.c | 23 +
.../gcc.target/arm/mve/intrinsics/vsliq_n_s16.c | 21 +
.../gcc.target/arm/mve/intrinsics/vsliq_n_s32.c | 21 +
.../gcc.target/arm/mve/intrinsics/vsliq_n_s8.c | 21 +
.../gcc.target/arm/mve/intrinsics/vsliq_n_u16.c | 21 +
.../gcc.target/arm/mve/intrinsics/vsliq_n_u32.c | 21 +
.../gcc.target/arm/mve/intrinsics/vsliq_n_u8.c | 21 +
.../gcc.target/arm/mve/intrinsics/vsriq_m_n_s16.c | 22 +
.../gcc.target/arm/mve/intrinsics/vsriq_m_n_s32.c | 22 +
.../gcc.target/arm/mve/intrinsics/vsriq_m_n_s8.c | 22 +
.../gcc.target/arm/mve/intrinsics/vsriq_m_n_u16.c | 22 +
.../gcc.target/arm/mve/intrinsics/vsriq_m_n_u32.c | 22 +
.../gcc.target/arm/mve/intrinsics/vsriq_m_n_u8.c | 22 +
.../gcc.target/arm/mve/intrinsics/vsriq_n_s16.c | 21 +
.../gcc.target/arm/mve/intrinsics/vsriq_n_s32.c | 21 +
.../gcc.target/arm/mve/intrinsics/vsriq_n_s8.c | 21 +
.../gcc.target/arm/mve/intrinsics/vsriq_n_u16.c | 21 +
.../gcc.target/arm/mve/intrinsics/vsriq_n_u32.c | 21 +
.../gcc.target/arm/mve/intrinsics/vsriq_n_u8.c | 21 +
.../gcc.target/arm/mve/intrinsics/vst1q_f16.c | 21 +
.../gcc.target/arm/mve/intrinsics/vst1q_f32.c | 21 +
.../gcc.target/arm/mve/intrinsics/vst1q_p_f16.c | 21 +
.../gcc.target/arm/mve/intrinsics/vst1q_p_f32.c | 21 +
.../gcc.target/arm/mve/intrinsics/vst1q_p_s16.c | 21 +
.../gcc.target/arm/mve/intrinsics/vst1q_p_s32.c | 21 +
.../gcc.target/arm/mve/intrinsics/vst1q_p_s8.c | 21 +
.../gcc.target/arm/mve/intrinsics/vst1q_p_u16.c | 21 +
.../gcc.target/arm/mve/intrinsics/vst1q_p_u32.c | 21 +
.../gcc.target/arm/mve/intrinsics/vst1q_p_u8.c | 21 +
.../gcc.target/arm/mve/intrinsics/vst1q_s16.c | 21 +
.../gcc.target/arm/mve/intrinsics/vst1q_s32.c | 21 +
.../gcc.target/arm/mve/intrinsics/vst1q_s8.c | 21 +
.../gcc.target/arm/mve/intrinsics/vst1q_u16.c | 21 +
.../gcc.target/arm/mve/intrinsics/vst1q_u32.c | 21 +
.../gcc.target/arm/mve/intrinsics/vst1q_u8.c | 21 +
.../gcc.target/arm/mve/intrinsics/vst2q_f16.c | 22 +
.../gcc.target/arm/mve/intrinsics/vst2q_f32.c | 22 +
.../gcc.target/arm/mve/intrinsics/vst2q_s16.c | 22 +
.../gcc.target/arm/mve/intrinsics/vst2q_s32.c | 22 +
.../gcc.target/arm/mve/intrinsics/vst2q_s8.c | 22 +
.../gcc.target/arm/mve/intrinsics/vst2q_u16.c | 22 +
.../gcc.target/arm/mve/intrinsics/vst2q_u32.c | 22 +
.../gcc.target/arm/mve/intrinsics/vst2q_u8.c | 22 +
.../gcc.target/arm/mve/intrinsics/vst4q_f16.c | 37 +
.../gcc.target/arm/mve/intrinsics/vst4q_f32.c | 37 +
.../gcc.target/arm/mve/intrinsics/vst4q_s16.c | 37 +
.../gcc.target/arm/mve/intrinsics/vst4q_s32.c | 37 +
.../gcc.target/arm/mve/intrinsics/vst4q_s8.c | 37 +
.../gcc.target/arm/mve/intrinsics/vst4q_u16.c | 37 +
.../gcc.target/arm/mve/intrinsics/vst4q_u32.c | 37 +
.../gcc.target/arm/mve/intrinsics/vst4q_u8.c | 37 +
.../gcc.target/arm/mve/intrinsics/vstrbq_p_s16.c | 21 +
.../gcc.target/arm/mve/intrinsics/vstrbq_p_s32.c | 21 +
.../gcc.target/arm/mve/intrinsics/vstrbq_p_s8.c | 21 +
.../gcc.target/arm/mve/intrinsics/vstrbq_p_u16.c | 21 +
.../gcc.target/arm/mve/intrinsics/vstrbq_p_u32.c | 21 +
.../gcc.target/arm/mve/intrinsics/vstrbq_p_u8.c | 21 +
.../gcc.target/arm/mve/intrinsics/vstrbq_s16.c | 21 +
.../gcc.target/arm/mve/intrinsics/vstrbq_s32.c | 21 +
.../gcc.target/arm/mve/intrinsics/vstrbq_s8.c | 21 +
.../mve/intrinsics/vstrbq_scatter_offset_p_s16.c | 21 +
.../mve/intrinsics/vstrbq_scatter_offset_p_s32.c | 21 +
.../mve/intrinsics/vstrbq_scatter_offset_p_s8.c | 21 +
.../mve/intrinsics/vstrbq_scatter_offset_p_u16.c | 21 +
.../mve/intrinsics/vstrbq_scatter_offset_p_u32.c | 21 +
.../mve/intrinsics/vstrbq_scatter_offset_p_u8.c | 21 +
.../arm/mve/intrinsics/vstrbq_scatter_offset_s16.c | 21 +
.../arm/mve/intrinsics/vstrbq_scatter_offset_s32.c | 21 +
.../arm/mve/intrinsics/vstrbq_scatter_offset_s8.c | 21 +
.../arm/mve/intrinsics/vstrbq_scatter_offset_u16.c | 21 +
.../arm/mve/intrinsics/vstrbq_scatter_offset_u32.c | 21 +
.../arm/mve/intrinsics/vstrbq_scatter_offset_u8.c | 21 +
.../gcc.target/arm/mve/intrinsics/vstrbq_u16.c | 21 +
.../gcc.target/arm/mve/intrinsics/vstrbq_u32.c | 21 +
.../gcc.target/arm/mve/intrinsics/vstrbq_u8.c | 21 +
.../arm/mve/intrinsics/vstrdq_scatter_base_p_s64.c | 21 +
.../arm/mve/intrinsics/vstrdq_scatter_base_p_u64.c | 21 +
.../arm/mve/intrinsics/vstrdq_scatter_base_s64.c | 21 +
.../arm/mve/intrinsics/vstrdq_scatter_base_u64.c | 21 +
.../mve/intrinsics/vstrdq_scatter_base_wb_p_s64.c | 21 +
.../mve/intrinsics/vstrdq_scatter_base_wb_p_u64.c | 21 +
.../mve/intrinsics/vstrdq_scatter_base_wb_s64.c | 21 +
.../mve/intrinsics/vstrdq_scatter_base_wb_u64.c | 21 +
.../mve/intrinsics/vstrdq_scatter_offset_p_s64.c | 21 +
.../mve/intrinsics/vstrdq_scatter_offset_p_u64.c | 21 +
.../arm/mve/intrinsics/vstrdq_scatter_offset_s64.c | 21 +
.../arm/mve/intrinsics/vstrdq_scatter_offset_u64.c | 21 +
.../vstrdq_scatter_shifted_offset_p_s64.c | 21 +
.../vstrdq_scatter_shifted_offset_p_u64.c | 21 +
.../intrinsics/vstrdq_scatter_shifted_offset_s64.c | 21 +
.../intrinsics/vstrdq_scatter_shifted_offset_u64.c | 21 +
.../gcc.target/arm/mve/intrinsics/vstrhq_f16.c | 21 +
.../gcc.target/arm/mve/intrinsics/vstrhq_p_f16.c | 21 +
.../gcc.target/arm/mve/intrinsics/vstrhq_p_s16.c | 21 +
.../gcc.target/arm/mve/intrinsics/vstrhq_p_s32.c | 21 +
.../gcc.target/arm/mve/intrinsics/vstrhq_p_u16.c | 21 +
.../gcc.target/arm/mve/intrinsics/vstrhq_p_u32.c | 21 +
.../gcc.target/arm/mve/intrinsics/vstrhq_s16.c | 21 +
.../gcc.target/arm/mve/intrinsics/vstrhq_s32.c | 21 +
.../arm/mve/intrinsics/vstrhq_scatter_offset_f16.c | 21 +
.../mve/intrinsics/vstrhq_scatter_offset_p_f16.c | 21 +
.../mve/intrinsics/vstrhq_scatter_offset_p_s16.c | 21 +
.../mve/intrinsics/vstrhq_scatter_offset_p_s32.c | 21 +
.../mve/intrinsics/vstrhq_scatter_offset_p_u16.c | 21 +
.../mve/intrinsics/vstrhq_scatter_offset_p_u32.c | 21 +
.../arm/mve/intrinsics/vstrhq_scatter_offset_s16.c | 21 +
.../arm/mve/intrinsics/vstrhq_scatter_offset_s32.c | 21 +
.../arm/mve/intrinsics/vstrhq_scatter_offset_u16.c | 21 +
.../arm/mve/intrinsics/vstrhq_scatter_offset_u32.c | 21 +
.../intrinsics/vstrhq_scatter_shifted_offset_f16.c | 21 +
.../vstrhq_scatter_shifted_offset_p_f16.c | 21 +
.../vstrhq_scatter_shifted_offset_p_s16.c | 21 +
.../vstrhq_scatter_shifted_offset_p_s32.c | 21 +
.../vstrhq_scatter_shifted_offset_p_u16.c | 21 +
.../vstrhq_scatter_shifted_offset_p_u32.c | 21 +
.../intrinsics/vstrhq_scatter_shifted_offset_s16.c | 21 +
.../intrinsics/vstrhq_scatter_shifted_offset_s32.c | 21 +
.../intrinsics/vstrhq_scatter_shifted_offset_u16.c | 21 +
.../intrinsics/vstrhq_scatter_shifted_offset_u32.c | 21 +
.../gcc.target/arm/mve/intrinsics/vstrhq_u16.c | 21 +
.../gcc.target/arm/mve/intrinsics/vstrhq_u32.c | 21 +
.../gcc.target/arm/mve/intrinsics/vstrwq_f32.c | 21 +
.../gcc.target/arm/mve/intrinsics/vstrwq_p_f32.c | 21 +
.../gcc.target/arm/mve/intrinsics/vstrwq_p_s32.c | 21 +
.../gcc.target/arm/mve/intrinsics/vstrwq_p_u32.c | 21 +
.../gcc.target/arm/mve/intrinsics/vstrwq_s32.c | 21 +
.../arm/mve/intrinsics/vstrwq_scatter_base_f32.c | 21 +
.../arm/mve/intrinsics/vstrwq_scatter_base_p_f32.c | 21 +
.../arm/mve/intrinsics/vstrwq_scatter_base_p_s32.c | 21 +
.../arm/mve/intrinsics/vstrwq_scatter_base_p_u32.c | 21 +
.../arm/mve/intrinsics/vstrwq_scatter_base_s32.c | 21 +
.../arm/mve/intrinsics/vstrwq_scatter_base_u32.c | 21 +
.../mve/intrinsics/vstrwq_scatter_base_wb_f32.c | 21 +
.../mve/intrinsics/vstrwq_scatter_base_wb_p_f32.c | 21 +
.../mve/intrinsics/vstrwq_scatter_base_wb_p_s32.c | 21 +
.../mve/intrinsics/vstrwq_scatter_base_wb_p_u32.c | 21 +
.../mve/intrinsics/vstrwq_scatter_base_wb_s32.c | 21 +
.../mve/intrinsics/vstrwq_scatter_base_wb_u32.c | 21 +
.../arm/mve/intrinsics/vstrwq_scatter_offset_f32.c | 21 +
.../mve/intrinsics/vstrwq_scatter_offset_p_f32.c | 21 +
.../mve/intrinsics/vstrwq_scatter_offset_p_s32.c | 21 +
.../mve/intrinsics/vstrwq_scatter_offset_p_u32.c | 21 +
.../arm/mve/intrinsics/vstrwq_scatter_offset_s32.c | 21 +
.../arm/mve/intrinsics/vstrwq_scatter_offset_u32.c | 21 +
.../intrinsics/vstrwq_scatter_shifted_offset_f32.c | 21 +
.../vstrwq_scatter_shifted_offset_p_f32.c | 21 +
.../vstrwq_scatter_shifted_offset_p_s32.c | 21 +
.../vstrwq_scatter_shifted_offset_p_u32.c | 21 +
.../intrinsics/vstrwq_scatter_shifted_offset_s32.c | 21 +
.../intrinsics/vstrwq_scatter_shifted_offset_u32.c | 21 +
.../gcc.target/arm/mve/intrinsics/vstrwq_u32.c | 21 +
.../gcc.target/arm/mve/intrinsics/vsubq_f16.c | 21 +
.../gcc.target/arm/mve/intrinsics/vsubq_f32.c | 21 +
.../gcc.target/arm/mve/intrinsics/vsubq_m_f16.c | 23 +
.../gcc.target/arm/mve/intrinsics/vsubq_m_f32.c | 23 +
.../gcc.target/arm/mve/intrinsics/vsubq_m_n_f16.c | 23 +
.../gcc.target/arm/mve/intrinsics/vsubq_m_n_f32.c | 23 +
.../gcc.target/arm/mve/intrinsics/vsubq_m_n_s16.c | 23 +
.../gcc.target/arm/mve/intrinsics/vsubq_m_n_s32.c | 23 +
.../gcc.target/arm/mve/intrinsics/vsubq_m_n_s8.c | 23 +
.../gcc.target/arm/mve/intrinsics/vsubq_m_n_u16.c | 23 +
.../gcc.target/arm/mve/intrinsics/vsubq_m_n_u32.c | 23 +
.../gcc.target/arm/mve/intrinsics/vsubq_m_n_u8.c | 23 +
.../gcc.target/arm/mve/intrinsics/vsubq_m_s16.c | 22 +
.../gcc.target/arm/mve/intrinsics/vsubq_m_s32.c | 22 +
.../gcc.target/arm/mve/intrinsics/vsubq_m_s8.c | 22 +
.../gcc.target/arm/mve/intrinsics/vsubq_m_u16.c | 22 +
.../gcc.target/arm/mve/intrinsics/vsubq_m_u32.c | 22 +
.../gcc.target/arm/mve/intrinsics/vsubq_m_u8.c | 22 +
.../gcc.target/arm/mve/intrinsics/vsubq_n_f16.c | 21 +
.../gcc.target/arm/mve/intrinsics/vsubq_n_f32.c | 21 +
.../gcc.target/arm/mve/intrinsics/vsubq_n_s16.c | 22 +
.../gcc.target/arm/mve/intrinsics/vsubq_n_s32.c | 22 +
.../gcc.target/arm/mve/intrinsics/vsubq_n_s8.c | 22 +
.../gcc.target/arm/mve/intrinsics/vsubq_n_u16.c | 22 +
.../gcc.target/arm/mve/intrinsics/vsubq_n_u32.c | 22 +
.../gcc.target/arm/mve/intrinsics/vsubq_n_u8.c | 22 +
.../gcc.target/arm/mve/intrinsics/vsubq_s16.c | 21 +
.../gcc.target/arm/mve/intrinsics/vsubq_s32.c | 21 +
.../gcc.target/arm/mve/intrinsics/vsubq_s8.c | 21 +
.../gcc.target/arm/mve/intrinsics/vsubq_u16.c | 21 +
.../gcc.target/arm/mve/intrinsics/vsubq_u32.c | 21 +
.../gcc.target/arm/mve/intrinsics/vsubq_u8.c | 21 +
.../gcc.target/arm/mve/intrinsics/vsubq_x_f16.c | 15 +
.../gcc.target/arm/mve/intrinsics/vsubq_x_f32.c | 15 +
.../gcc.target/arm/mve/intrinsics/vsubq_x_n_f16.c | 15 +
.../gcc.target/arm/mve/intrinsics/vsubq_x_n_f32.c | 15 +
.../gcc.target/arm/mve/intrinsics/vsubq_x_n_s16.c | 15 +
.../gcc.target/arm/mve/intrinsics/vsubq_x_n_s32.c | 15 +
.../gcc.target/arm/mve/intrinsics/vsubq_x_n_s8.c | 15 +
.../gcc.target/arm/mve/intrinsics/vsubq_x_n_u16.c | 15 +
.../gcc.target/arm/mve/intrinsics/vsubq_x_n_u32.c | 15 +
.../gcc.target/arm/mve/intrinsics/vsubq_x_n_u8.c | 15 +
.../gcc.target/arm/mve/intrinsics/vsubq_x_s16.c | 15 +
.../gcc.target/arm/mve/intrinsics/vsubq_x_s32.c | 15 +
.../gcc.target/arm/mve/intrinsics/vsubq_x_s8.c | 15 +
.../gcc.target/arm/mve/intrinsics/vsubq_x_u16.c | 15 +
.../gcc.target/arm/mve/intrinsics/vsubq_x_u32.c | 15 +
.../gcc.target/arm/mve/intrinsics/vsubq_x_u8.c | 15 +
.../arm/mve/intrinsics/vuninitializedq_float.c | 16 +
.../arm/mve/intrinsics/vuninitializedq_float1.c | 16 +
.../arm/mve/intrinsics/vuninitializedq_int.c | 28 +
.../arm/mve/intrinsics/vuninitializedq_int1.c | 28 +
gcc/testsuite/gcc.target/arm/mve/mve.exp | 49 +
gcc/testsuite/gcc.target/arm/vfp-1.c | 4 +-
gcc/testsuite/gcc.target/arm/vfp-ldmdbd.c | 4 +-
gcc/testsuite/gcc.target/arm/vfp-ldmiad.c | 4 +-
gcc/testsuite/gcc.target/arm/vfp-stmdbd.c | 4 +-
gcc/testsuite/gcc.target/arm/vfp-stmiad.c | 4 +-
gcc/testsuite/gcc.target/arm/vnmul-1.c | 4 +-
gcc/testsuite/gcc.target/arm/vnmul-3.c | 4 +-
gcc/testsuite/gcc.target/arm/vnmul-4.c | 4 +-
gcc/testsuite/gcc.target/i386/avx512f-pr94300.c | 21 +
gcc/testsuite/gcc.target/i386/pr64409.c | 4 +-
gcc/testsuite/gcc.target/i386/pr71958.c | 7 +-
gcc/testsuite/gcc.target/i386/pr89229-4a.c | 16 +
gcc/testsuite/gcc.target/i386/pr89229-4b.c | 7 +
gcc/testsuite/gcc.target/i386/pr89229-4c.c | 6 +
gcc/testsuite/gcc.target/i386/pr89229-5a.c | 17 +
gcc/testsuite/gcc.target/i386/pr89229-5b.c | 6 +
gcc/testsuite/gcc.target/i386/pr89229-5c.c | 7 +
gcc/testsuite/gcc.target/i386/pr89229-6a.c | 16 +
gcc/testsuite/gcc.target/i386/pr89229-6b.c | 6 +
gcc/testsuite/gcc.target/i386/pr89229-6c.c | 6 +
gcc/testsuite/gcc.target/i386/pr89229-7a.c | 17 +
gcc/testsuite/gcc.target/i386/pr89229-7b.c | 6 +
gcc/testsuite/gcc.target/i386/pr89229-7c.c | 7 +
gcc/testsuite/gcc.target/i386/pr90096.c | 2 +-
gcc/testsuite/gcc.target/i386/pr94103.c | 17 +
gcc/testsuite/gcc.target/i386/pr94283.c | 5 +
.../gcc.target/powerpc/fold-vec-mule-misc.c | 2 +-
gcc/testsuite/gdc.dg/asm1.d | 9 +
gcc/testsuite/gdc.dg/asm5.d | 12 +
gcc/testsuite/gdc.dg/fileimports/pr93038.txt | 1 +
gcc/testsuite/gdc.dg/imports/pr92216.d | 22 +
gcc/testsuite/gdc.dg/pr92216.d | 13 +
gcc/testsuite/gdc.dg/pr92309.d | 25 +
gcc/testsuite/gdc.dg/pr93038.d | 8 +
gcc/testsuite/gdc.dg/pr93038b.d | 8 +
gcc/testsuite/gdc.test/compilable/b12001.d | 9 +
.../gdc.test/compilable/imports/pr9471a.d | 2 +
.../gdc.test/compilable/imports/pr9471b.d | 5 +
.../gdc.test/compilable/imports/pr9471c.d | 18 +
.../gdc.test/compilable/imports/pr9471d.d | 1 +
gcc/testsuite/gdc.test/compilable/json.d | 21 +
gcc/testsuite/gdc.test/compilable/pr9471.d | 6 +
gcc/testsuite/gdc.test/compilable/staticforeach.d | 842 +
gcc/testsuite/gdc.test/compilable/test11169.d | 15 +
gcc/testsuite/gdc.test/compilable/test17819.d | 17 +
gcc/testsuite/gdc.test/compilable/test18871.d | 15 +
.../fail7815.d => compilable/test7815.d} | 6 +-
gcc/testsuite/gdc.test/compilable/test7886.d | 5 +
gcc/testsuite/gdc.test/fail_compilation/e7804_1.d | 11 +
gcc/testsuite/gdc.test/fail_compilation/e7804_2.d | 19 +
.../gdc.test/fail_compilation/fail11169.d | 28 -
.../gdc.test/fail_compilation/fail19182.d | 18 +
.../gdc.test/fail_compilation/fail19336.d | 17 +
.../gdc.test/fail_compilation/fail19520.d | 21 +
gcc/testsuite/gdc.test/fail_compilation/fail2195.d | 18 +
gcc/testsuite/gdc.test/fail_compilation/fail7886.d | 5 -
.../gdc.test/fail_compilation/staticforeach1.d | 13 +
.../gdc.test/fail_compilation/staticforeach2.d | 13 +
.../gdc.test/fail_compilation/staticforeach3.d | 7 +
.../gdc.test/fail_compilation/test17307.d | 12 +
.../gdc.test/fail_compilation/traits_alone.d | 10 +
gcc/testsuite/gdc.test/runnable/arrayop.d | 3 +-
gcc/testsuite/gdc.test/runnable/constfold.d | 18 +-
gcc/testsuite/gdc.test/runnable/e7804.d | 179 +
.../gdc.test/runnable/imports/template13478a.d | 5 +-
gcc/testsuite/gdc.test/runnable/staticforeach.d | 45 +
gcc/testsuite/gdc.test/runnable/test42.d | 60 +-
gcc/testsuite/gdc.test/runnable/traits.d | 38 +-
gcc/testsuite/gfortran.dg/goacc/declare-2.f95 | 21 +-
gcc/testsuite/gfortran.dg/goacc/declare-3.f95 | 10 +-
gcc/testsuite/gfortran.dg/goacc/pr78260-2.f90 | 13 +-
gcc/testsuite/gfortran.dg/goacc/pr94120-1.f90 | 11 +
gcc/testsuite/gfortran.dg/goacc/pr94120-2.f90 | 12 +
gcc/testsuite/gfortran.dg/goacc/pr94120-3.f90 | 13 +
.../gfortran.dg/iso_c_binding_compiler_1.f90 | 3 +
.../gfortran.dg/iso_c_binding_compiler_3.f90 | 3 +
gcc/testsuite/gfortran.dg/pr93365.f90 | 15 +
gcc/testsuite/gfortran.dg/pr93484_1.f90 | 8 +
gcc/testsuite/gfortran.dg/pr93484_2.f90 | 8 +
gcc/testsuite/gfortran.dg/pr93600_1.f90 | 9 +
gcc/testsuite/gfortran.dg/pr93600_2.f90 | 10 +
gcc/testsuite/gfortran.dg/pr94285.f90 | 5 +
.../gfortran.dg/unlimited_polymorphic_31.f03 | 3 +
gcc/testsuite/jit.dg/all-non-failing-tests.h | 10 +
gcc/testsuite/jit.dg/test-long-string-literal.c | 54 +
gcc/testsuite/lib/target-supports.exp | 105 +-
gcc/tree-call-cdce.c | 2 +-
gcc/tree-data-ref.c | 2 +-
gcc/tree-if-conv.c | 24 +-
gcc/tree-inline.c | 4 +-
gcc/tree-loop-distribution.c | 13 +-
gcc/tree-nested.c | 37 +-
gcc/tree-sra.c | 39 +-
gcc/tree-ssa-dom.c | 11 +-
gcc/tree-ssa-dse.c | 26 +-
gcc/tree-ssa-forwprop.c | 12 +-
gcc/tree-ssa-loop-im.c | 3 +-
gcc/tree-ssa-loop-manip.c | 12 +-
gcc/tree-ssa-loop-split.c | 2 +-
gcc/tree-ssa-math-opts.c | 2 +-
gcc/tree-ssa-phiopt.c | 10 +-
gcc/tree-ssa-pre.c | 3 +-
gcc/tree-ssa-reassoc.c | 9 +-
gcc/tree-ssa-sccvn.c | 25 +-
gcc/tree-ssa-strlen.c | 247 +-
gcc/tree-ssa-strlen.h | 2 +-
gcc/tree-vect-loop.c | 2 +-
gcc/tree-vect-slp.c | 58 +-
gcc/tree.c | 17 +-
gcc/tree.def | 2 +-
gcc/varasm.c | 20 +
include/ChangeLog | 24 +
include/lto-symtab.h | 13 +
include/plugin-api.h | 93 +-
libgcc/ChangeLog | 4 +
libgcc/config/arm/t-arm | 3 +
libgomp/ChangeLog | 38 +
libgomp/target.c | 5 +-
libgomp/testsuite/libgomp.c++/pr93931.C | 120 +
.../libgomp.c-c++-common/function-not-offloaded.c | 1 +
libgomp/testsuite/libgomp.c/pr93566.c | 113 +
libgomp/testsuite/libgomp.c/target-link-1.c | 3 -
.../libgomp.oacc-c++/firstprivate-mappings-1.C | 9 +
.../firstprivate-mappings-1.c | 9 +
.../libgomp.oacc-fortran/atomic_capture-1.f90 | 30 +-
libphobos/ChangeLog | 8 +
libphobos/Makefile.in | 2 +-
libphobos/configure | 2 +-
libphobos/configure.ac | 2 +-
libphobos/libdruntime/MERGE | 2 +-
libphobos/libdruntime/Makefile.in | 2 +-
libphobos/libdruntime/core/cpuid.d | 36 +-
libphobos/libdruntime/core/stdc/errno.d | 328 +
libphobos/libdruntime/core/stdc/fenv.d | 2 +
libphobos/libdruntime/core/sys/posix/config.d | 8 +-
libphobos/libdruntime/core/sys/posix/fcntl.d | 112 +-
libphobos/libdruntime/core/sys/posix/semaphore.d | 4 +-
libphobos/libdruntime/core/sys/posix/sys/socket.d | 62 +-
libphobos/libdruntime/core/sys/posix/sys/stat.d | 236 +-
libphobos/libdruntime/core/sys/posix/sys/types.d | 22 +-
libphobos/src/MERGE | 2 +-
libphobos/src/std/algorithm/iteration.d | 2 +-
libphobos/src/std/math.d | 20 +-
libstdc++-v3/ChangeLog | 76 +
libstdc++-v3/include/bits/fs_path.h | 11 +-
libstdc++-v3/include/bits/stl_algobase.h | 2 +-
libstdc++-v3/include/bits/stream_iterator.h | 4 +-
libstdc++-v3/include/bits/streambuf_iterator.h | 4 +-
libstdc++-v3/include/experimental/bits/fs_path.h | 40 +-
libstdc++-v3/include/experimental/executor | 235 +-
libstdc++-v3/include/experimental/socket | 18 +-
libstdc++-v3/include/std/stop_token | 12 +
libstdc++-v3/include/std/type_traits | 70 +-
libstdc++-v3/testsuite/20_util/bind/91371.cc | 2 +-
.../testsuite/20_util/is_function/91371.cc | 2 +-
.../20_util/is_member_function_pointer/91371.cc | 2 +-
.../20_util/is_nothrow_constructible/94003.cc | 46 +
libstdc++-v3/testsuite/20_util/is_object/91371.cc | 2 +-
.../27_io/filesystem/path/generic/94242.cc | 52 +
.../filesystem/path/generic/generic_string.cc | 32 +
.../filesystem/path/generic/generic_string.cc | 46 +-
.../net/execution_context/make_service.cc | 36 +
.../testsuite/experimental/net/executor/1.cc | 93 +
.../tr1/8_c_compatibility/cstdlib/functions.cc | 2 +-
lto-plugin/ChangeLog | 20 +
lto-plugin/lto-plugin.c | 141 +-
maintainer-scripts/ChangeLog | 7 +
maintainer-scripts/gcc_release | 2 +-
maintainer-scripts/update_web_docs_git | 5 +-
2921 files changed, 126901 insertions(+), 9806 deletions(-)
More information about the Libstdc++-cvs
mailing list