]> gcc.gnu.org Git - gcc.git/commitdiff
rs6000-power2-1.c: Change to compile only.
authorAndrew Pinski <pinskia@physics.uc.edu>
Fri, 30 Apr 2004 12:19:32 +0000 (12:19 +0000)
committerAndrew Pinski <pinskia@gcc.gnu.org>
Fri, 30 Apr 2004 12:19:32 +0000 (05:19 -0700)
2004-04-30  Andrew Pinski  <pinskia@physics.uc.edu>

        * rs6000-power2-1.c: Change to compile only.
        * rs6000-power2-2.c: Likewise.

From-SVN: r81337

gcc/testsuite/ChangeLog
gcc/testsuite/gcc.dg/rs6000-power2-1.c
gcc/testsuite/gcc.dg/rs6000-power2-2.c

index 2214658bbbc45c02e88109805481ab59d1c98777..6ffc75ad769ec8305b6c912a1715feb0e953f1ce 100644 (file)
@@ -1,3 +1,8 @@
+2004-04-30  Andrew Pinski  <pinskia@physics.uc.edu>
+
+       * rs6000-power2-1.c: Change to compile only.
+       * rs6000-power2-2.c: Likewise.
+
 2004-04-29  Andrew Pinski  <pinskia@physics.uc.edu>
 
        * gcc.dg/rs6000-power2-1.c: Change the options to be more correct.
index 0e9b5aa1d5d62f2f95c7c1f4bb4f916692cbd9b0..7d344a93a2c8c6cdd670e64bb6d2073923b5e67f 100644 (file)
@@ -1,4 +1,4 @@
-/* { dg-do assemble { target powerpc-*-* rs6000-*-* }  } */
+/* { dg-do compile { target powerpc-*-* rs6000-*-* }  } */
 /* { dg-options "-O3 -mcpu=power2 -fno-schedule-insns -w -mhard-float" } */
 /* This used to ICE as the peephole was not checking to see
    if the register is a floating point one (I think this cannot
index 74cc0ec64e37d6c8a3446e9e1015048e09c2d7ff..2fefbcbfb81805fa8315bc7c6a751e2fd0aa6464 100644 (file)
@@ -1,4 +1,4 @@
-/* { dg-do assemble { target powerpc-*-* rs6000-*-* }  } */
+/* { dg-do compile { target powerpc-*-* rs6000-*-* }  } */
 /* { dg-options "-O3 -mcpu=power2 -fno-schedule-insns -w -mhard-float" } */
 /* { dg-final { scan-assembler-not "lfd" } } */
 /* { dg-final { scan-assembler-not "sfd" } } */
This page took 0.102757 seconds and 5 git commands to generate.