]> gcc.gnu.org Git - gcc.git/blob - gcc/reload.c
reload.c (secondary_memlocs_elim_used): New static variable.
[gcc.git] / gcc / reload.c
1 /* Search an insn for pseudo regs that must be in hard regs and are not.
2 Copyright (C) 1987, 1988, 1989, 1992, 1993, 1994, 1995, 1996, 1997, 1998,
3 1999, 2000, 2001, 2002, 2003, 2004 Free Software Foundation, Inc.
4
5 This file is part of GCC.
6
7 GCC is free software; you can redistribute it and/or modify it under
8 the terms of the GNU General Public License as published by the Free
9 Software Foundation; either version 2, or (at your option) any later
10 version.
11
12 GCC is distributed in the hope that it will be useful, but WITHOUT ANY
13 WARRANTY; without even the implied warranty of MERCHANTABILITY or
14 FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License
15 for more details.
16
17 You should have received a copy of the GNU General Public License
18 along with GCC; see the file COPYING. If not, write to the Free
19 Software Foundation, 59 Temple Place - Suite 330, Boston, MA
20 02111-1307, USA. */
21
22 /* This file contains subroutines used only from the file reload1.c.
23 It knows how to scan one insn for operands and values
24 that need to be copied into registers to make valid code.
25 It also finds other operands and values which are valid
26 but for which equivalent values in registers exist and
27 ought to be used instead.
28
29 Before processing the first insn of the function, call `init_reload'.
30
31 To scan an insn, call `find_reloads'. This does two things:
32 1. sets up tables describing which values must be reloaded
33 for this insn, and what kind of hard regs they must be reloaded into;
34 2. optionally record the locations where those values appear in
35 the data, so they can be replaced properly later.
36 This is done only if the second arg to `find_reloads' is nonzero.
37
38 The third arg to `find_reloads' specifies the number of levels
39 of indirect addressing supported by the machine. If it is zero,
40 indirect addressing is not valid. If it is one, (MEM (REG n))
41 is valid even if (REG n) did not get a hard register; if it is two,
42 (MEM (MEM (REG n))) is also valid even if (REG n) did not get a
43 hard register, and similarly for higher values.
44
45 Then you must choose the hard regs to reload those pseudo regs into,
46 and generate appropriate load insns before this insn and perhaps
47 also store insns after this insn. Set up the array `reload_reg_rtx'
48 to contain the REG rtx's for the registers you used. In some
49 cases `find_reloads' will return a nonzero value in `reload_reg_rtx'
50 for certain reloads. Then that tells you which register to use,
51 so you do not need to allocate one. But you still do need to add extra
52 instructions to copy the value into and out of that register.
53
54 Finally you must call `subst_reloads' to substitute the reload reg rtx's
55 into the locations already recorded.
56
57 NOTE SIDE EFFECTS:
58
59 find_reloads can alter the operands of the instruction it is called on.
60
61 1. Two operands of any sort may be interchanged, if they are in a
62 commutative instruction.
63 This happens only if find_reloads thinks the instruction will compile
64 better that way.
65
66 2. Pseudo-registers that are equivalent to constants are replaced
67 with those constants if they are not in hard registers.
68
69 1 happens every time find_reloads is called.
70 2 happens only when REPLACE is 1, which is only when
71 actually doing the reloads, not when just counting them.
72
73 Using a reload register for several reloads in one insn:
74
75 When an insn has reloads, it is considered as having three parts:
76 the input reloads, the insn itself after reloading, and the output reloads.
77 Reloads of values used in memory addresses are often needed for only one part.
78
79 When this is so, reload_when_needed records which part needs the reload.
80 Two reloads for different parts of the insn can share the same reload
81 register.
82
83 When a reload is used for addresses in multiple parts, or when it is
84 an ordinary operand, it is classified as RELOAD_OTHER, and cannot share
85 a register with any other reload. */
86
87 #define REG_OK_STRICT
88
89 #include "config.h"
90 #include "system.h"
91 #include "coretypes.h"
92 #include "tm.h"
93 #include "rtl.h"
94 #include "tm_p.h"
95 #include "insn-config.h"
96 #include "expr.h"
97 #include "optabs.h"
98 #include "recog.h"
99 #include "reload.h"
100 #include "regs.h"
101 #include "hard-reg-set.h"
102 #include "flags.h"
103 #include "real.h"
104 #include "output.h"
105 #include "function.h"
106 #include "toplev.h"
107 #include "params.h"
108
109 #ifndef REGNO_MODE_OK_FOR_BASE_P
110 #define REGNO_MODE_OK_FOR_BASE_P(REGNO, MODE) REGNO_OK_FOR_BASE_P (REGNO)
111 #endif
112
113 #ifndef REG_MODE_OK_FOR_BASE_P
114 #define REG_MODE_OK_FOR_BASE_P(REGNO, MODE) REG_OK_FOR_BASE_P (REGNO)
115 #endif
116 \f
117 /* All reloads of the current insn are recorded here. See reload.h for
118 comments. */
119 int n_reloads;
120 struct reload rld[MAX_RELOADS];
121
122 /* All the "earlyclobber" operands of the current insn
123 are recorded here. */
124 int n_earlyclobbers;
125 rtx reload_earlyclobbers[MAX_RECOG_OPERANDS];
126
127 int reload_n_operands;
128
129 /* Replacing reloads.
130
131 If `replace_reloads' is nonzero, then as each reload is recorded
132 an entry is made for it in the table `replacements'.
133 Then later `subst_reloads' can look through that table and
134 perform all the replacements needed. */
135
136 /* Nonzero means record the places to replace. */
137 static int replace_reloads;
138
139 /* Each replacement is recorded with a structure like this. */
140 struct replacement
141 {
142 rtx *where; /* Location to store in */
143 rtx *subreg_loc; /* Location of SUBREG if WHERE is inside
144 a SUBREG; 0 otherwise. */
145 int what; /* which reload this is for */
146 enum machine_mode mode; /* mode it must have */
147 };
148
149 static struct replacement replacements[MAX_RECOG_OPERANDS * ((MAX_REGS_PER_ADDRESS * 2) + 1)];
150
151 /* Number of replacements currently recorded. */
152 static int n_replacements;
153
154 /* Used to track what is modified by an operand. */
155 struct decomposition
156 {
157 int reg_flag; /* Nonzero if referencing a register. */
158 int safe; /* Nonzero if this can't conflict with anything. */
159 rtx base; /* Base address for MEM. */
160 HOST_WIDE_INT start; /* Starting offset or register number. */
161 HOST_WIDE_INT end; /* Ending offset or register number. */
162 };
163
164 #ifdef SECONDARY_MEMORY_NEEDED
165
166 /* Save MEMs needed to copy from one class of registers to another. One MEM
167 is used per mode, but normally only one or two modes are ever used.
168
169 We keep two versions, before and after register elimination. The one
170 after register elimination is record separately for each operand. This
171 is done in case the address is not valid to be sure that we separately
172 reload each. */
173
174 static rtx secondary_memlocs[NUM_MACHINE_MODES];
175 static rtx secondary_memlocs_elim[NUM_MACHINE_MODES][MAX_RECOG_OPERANDS];
176 static int secondary_memlocs_elim_used = 0;
177 #endif
178
179 /* The instruction we are doing reloads for;
180 so we can test whether a register dies in it. */
181 static rtx this_insn;
182
183 /* Nonzero if this instruction is a user-specified asm with operands. */
184 static int this_insn_is_asm;
185
186 /* If hard_regs_live_known is nonzero,
187 we can tell which hard regs are currently live,
188 at least enough to succeed in choosing dummy reloads. */
189 static int hard_regs_live_known;
190
191 /* Indexed by hard reg number,
192 element is nonnegative if hard reg has been spilled.
193 This vector is passed to `find_reloads' as an argument
194 and is not changed here. */
195 static short *static_reload_reg_p;
196
197 /* Set to 1 in subst_reg_equivs if it changes anything. */
198 static int subst_reg_equivs_changed;
199
200 /* On return from push_reload, holds the reload-number for the OUT
201 operand, which can be different for that from the input operand. */
202 static int output_reloadnum;
203
204 /* Compare two RTX's. */
205 #define MATCHES(x, y) \
206 (x == y || (x != 0 && (GET_CODE (x) == REG \
207 ? GET_CODE (y) == REG && REGNO (x) == REGNO (y) \
208 : rtx_equal_p (x, y) && ! side_effects_p (x))))
209
210 /* Indicates if two reloads purposes are for similar enough things that we
211 can merge their reloads. */
212 #define MERGABLE_RELOADS(when1, when2, op1, op2) \
213 ((when1) == RELOAD_OTHER || (when2) == RELOAD_OTHER \
214 || ((when1) == (when2) && (op1) == (op2)) \
215 || ((when1) == RELOAD_FOR_INPUT && (when2) == RELOAD_FOR_INPUT) \
216 || ((when1) == RELOAD_FOR_OPERAND_ADDRESS \
217 && (when2) == RELOAD_FOR_OPERAND_ADDRESS) \
218 || ((when1) == RELOAD_FOR_OTHER_ADDRESS \
219 && (when2) == RELOAD_FOR_OTHER_ADDRESS))
220
221 /* Nonzero if these two reload purposes produce RELOAD_OTHER when merged. */
222 #define MERGE_TO_OTHER(when1, when2, op1, op2) \
223 ((when1) != (when2) \
224 || ! ((op1) == (op2) \
225 || (when1) == RELOAD_FOR_INPUT \
226 || (when1) == RELOAD_FOR_OPERAND_ADDRESS \
227 || (when1) == RELOAD_FOR_OTHER_ADDRESS))
228
229 /* If we are going to reload an address, compute the reload type to
230 use. */
231 #define ADDR_TYPE(type) \
232 ((type) == RELOAD_FOR_INPUT_ADDRESS \
233 ? RELOAD_FOR_INPADDR_ADDRESS \
234 : ((type) == RELOAD_FOR_OUTPUT_ADDRESS \
235 ? RELOAD_FOR_OUTADDR_ADDRESS \
236 : (type)))
237
238 #ifdef HAVE_SECONDARY_RELOADS
239 static int push_secondary_reload (int, rtx, int, int, enum reg_class,
240 enum machine_mode, enum reload_type,
241 enum insn_code *);
242 #endif
243 static enum reg_class find_valid_class (enum machine_mode, int, unsigned int);
244 static int reload_inner_reg_of_subreg (rtx, enum machine_mode, int);
245 static void push_replacement (rtx *, int, enum machine_mode);
246 static void dup_replacements (rtx *, rtx *);
247 static void combine_reloads (void);
248 static int find_reusable_reload (rtx *, rtx, enum reg_class,
249 enum reload_type, int, int);
250 static rtx find_dummy_reload (rtx, rtx, rtx *, rtx *, enum machine_mode,
251 enum machine_mode, enum reg_class, int, int);
252 static int hard_reg_set_here_p (unsigned int, unsigned int, rtx);
253 static struct decomposition decompose (rtx);
254 static int immune_p (rtx, rtx, struct decomposition);
255 static int alternative_allows_memconst (const char *, int);
256 static rtx find_reloads_toplev (rtx, int, enum reload_type, int, int, rtx,
257 int *);
258 static rtx make_memloc (rtx, int);
259 static int maybe_memory_address_p (enum machine_mode, rtx, rtx *);
260 static int find_reloads_address (enum machine_mode, rtx *, rtx, rtx *,
261 int, enum reload_type, int, rtx);
262 static rtx subst_reg_equivs (rtx, rtx);
263 static rtx subst_indexed_address (rtx);
264 static void update_auto_inc_notes (rtx, int, int);
265 static int find_reloads_address_1 (enum machine_mode, rtx, int, rtx *,
266 int, enum reload_type,int, rtx);
267 static void find_reloads_address_part (rtx, rtx *, enum reg_class,
268 enum machine_mode, int,
269 enum reload_type, int);
270 static rtx find_reloads_subreg_address (rtx, int, int, enum reload_type,
271 int, rtx);
272 static void copy_replacements_1 (rtx *, rtx *, int);
273 static int find_inc_amount (rtx, rtx);
274 \f
275 #ifdef HAVE_SECONDARY_RELOADS
276
277 /* Determine if any secondary reloads are needed for loading (if IN_P is
278 nonzero) or storing (if IN_P is zero) X to or from a reload register of
279 register class RELOAD_CLASS in mode RELOAD_MODE. If secondary reloads
280 are needed, push them.
281
282 Return the reload number of the secondary reload we made, or -1 if
283 we didn't need one. *PICODE is set to the insn_code to use if we do
284 need a secondary reload. */
285
286 static int
287 push_secondary_reload (int in_p, rtx x, int opnum, int optional,
288 enum reg_class reload_class,
289 enum machine_mode reload_mode, enum reload_type type,
290 enum insn_code *picode)
291 {
292 enum reg_class class = NO_REGS;
293 enum machine_mode mode = reload_mode;
294 enum insn_code icode = CODE_FOR_nothing;
295 enum reg_class t_class = NO_REGS;
296 enum machine_mode t_mode = VOIDmode;
297 enum insn_code t_icode = CODE_FOR_nothing;
298 enum reload_type secondary_type;
299 int s_reload, t_reload = -1;
300
301 if (type == RELOAD_FOR_INPUT_ADDRESS
302 || type == RELOAD_FOR_OUTPUT_ADDRESS
303 || type == RELOAD_FOR_INPADDR_ADDRESS
304 || type == RELOAD_FOR_OUTADDR_ADDRESS)
305 secondary_type = type;
306 else
307 secondary_type = in_p ? RELOAD_FOR_INPUT_ADDRESS : RELOAD_FOR_OUTPUT_ADDRESS;
308
309 *picode = CODE_FOR_nothing;
310
311 /* If X is a paradoxical SUBREG, use the inner value to determine both the
312 mode and object being reloaded. */
313 if (GET_CODE (x) == SUBREG
314 && (GET_MODE_SIZE (GET_MODE (x))
315 > GET_MODE_SIZE (GET_MODE (SUBREG_REG (x)))))
316 {
317 x = SUBREG_REG (x);
318 reload_mode = GET_MODE (x);
319 }
320
321 /* If X is a pseudo-register that has an equivalent MEM (actually, if it
322 is still a pseudo-register by now, it *must* have an equivalent MEM
323 but we don't want to assume that), use that equivalent when seeing if
324 a secondary reload is needed since whether or not a reload is needed
325 might be sensitive to the form of the MEM. */
326
327 if (GET_CODE (x) == REG && REGNO (x) >= FIRST_PSEUDO_REGISTER
328 && reg_equiv_mem[REGNO (x)] != 0)
329 x = reg_equiv_mem[REGNO (x)];
330
331 #ifdef SECONDARY_INPUT_RELOAD_CLASS
332 if (in_p)
333 class = SECONDARY_INPUT_RELOAD_CLASS (reload_class, reload_mode, x);
334 #endif
335
336 #ifdef SECONDARY_OUTPUT_RELOAD_CLASS
337 if (! in_p)
338 class = SECONDARY_OUTPUT_RELOAD_CLASS (reload_class, reload_mode, x);
339 #endif
340
341 /* If we don't need any secondary registers, done. */
342 if (class == NO_REGS)
343 return -1;
344
345 /* Get a possible insn to use. If the predicate doesn't accept X, don't
346 use the insn. */
347
348 icode = (in_p ? reload_in_optab[(int) reload_mode]
349 : reload_out_optab[(int) reload_mode]);
350
351 if (icode != CODE_FOR_nothing
352 && insn_data[(int) icode].operand[in_p].predicate
353 && (! (insn_data[(int) icode].operand[in_p].predicate) (x, reload_mode)))
354 icode = CODE_FOR_nothing;
355
356 /* If we will be using an insn, see if it can directly handle the reload
357 register we will be using. If it can, the secondary reload is for a
358 scratch register. If it can't, we will use the secondary reload for
359 an intermediate register and require a tertiary reload for the scratch
360 register. */
361
362 if (icode != CODE_FOR_nothing)
363 {
364 /* If IN_P is nonzero, the reload register will be the output in
365 operand 0. If IN_P is zero, the reload register will be the input
366 in operand 1. Outputs should have an initial "=", which we must
367 skip. */
368
369 enum reg_class insn_class;
370
371 if (insn_data[(int) icode].operand[!in_p].constraint[0] == 0)
372 insn_class = ALL_REGS;
373 else
374 {
375 const char *insn_constraint
376 = &insn_data[(int) icode].operand[!in_p].constraint[in_p];
377 char insn_letter = *insn_constraint;
378 insn_class
379 = (insn_letter == 'r' ? GENERAL_REGS
380 : REG_CLASS_FROM_CONSTRAINT ((unsigned char) insn_letter,
381 insn_constraint));
382
383 if (insn_class == NO_REGS)
384 abort ();
385 if (in_p
386 && insn_data[(int) icode].operand[!in_p].constraint[0] != '=')
387 abort ();
388 }
389
390 /* The scratch register's constraint must start with "=&". */
391 if (insn_data[(int) icode].operand[2].constraint[0] != '='
392 || insn_data[(int) icode].operand[2].constraint[1] != '&')
393 abort ();
394
395 if (reg_class_subset_p (reload_class, insn_class))
396 mode = insn_data[(int) icode].operand[2].mode;
397 else
398 {
399 const char *t_constraint
400 = &insn_data[(int) icode].operand[2].constraint[2];
401 char t_letter = *t_constraint;
402 class = insn_class;
403 t_mode = insn_data[(int) icode].operand[2].mode;
404 t_class = (t_letter == 'r' ? GENERAL_REGS
405 : REG_CLASS_FROM_CONSTRAINT ((unsigned char) t_letter,
406 t_constraint));
407 t_icode = icode;
408 icode = CODE_FOR_nothing;
409 }
410 }
411
412 /* This case isn't valid, so fail. Reload is allowed to use the same
413 register for RELOAD_FOR_INPUT_ADDRESS and RELOAD_FOR_INPUT reloads, but
414 in the case of a secondary register, we actually need two different
415 registers for correct code. We fail here to prevent the possibility of
416 silently generating incorrect code later.
417
418 The convention is that secondary input reloads are valid only if the
419 secondary_class is different from class. If you have such a case, you
420 can not use secondary reloads, you must work around the problem some
421 other way.
422
423 Allow this when a reload_in/out pattern is being used. I.e. assume
424 that the generated code handles this case. */
425
426 if (in_p && class == reload_class && icode == CODE_FOR_nothing
427 && t_icode == CODE_FOR_nothing)
428 abort ();
429
430 /* If we need a tertiary reload, see if we have one we can reuse or else
431 make a new one. */
432
433 if (t_class != NO_REGS)
434 {
435 for (t_reload = 0; t_reload < n_reloads; t_reload++)
436 if (rld[t_reload].secondary_p
437 && (reg_class_subset_p (t_class, rld[t_reload].class)
438 || reg_class_subset_p (rld[t_reload].class, t_class))
439 && ((in_p && rld[t_reload].inmode == t_mode)
440 || (! in_p && rld[t_reload].outmode == t_mode))
441 && ((in_p && (rld[t_reload].secondary_in_icode
442 == CODE_FOR_nothing))
443 || (! in_p &&(rld[t_reload].secondary_out_icode
444 == CODE_FOR_nothing)))
445 && (reg_class_size[(int) t_class] == 1 || SMALL_REGISTER_CLASSES)
446 && MERGABLE_RELOADS (secondary_type,
447 rld[t_reload].when_needed,
448 opnum, rld[t_reload].opnum))
449 {
450 if (in_p)
451 rld[t_reload].inmode = t_mode;
452 if (! in_p)
453 rld[t_reload].outmode = t_mode;
454
455 if (reg_class_subset_p (t_class, rld[t_reload].class))
456 rld[t_reload].class = t_class;
457
458 rld[t_reload].opnum = MIN (rld[t_reload].opnum, opnum);
459 rld[t_reload].optional &= optional;
460 rld[t_reload].secondary_p = 1;
461 if (MERGE_TO_OTHER (secondary_type, rld[t_reload].when_needed,
462 opnum, rld[t_reload].opnum))
463 rld[t_reload].when_needed = RELOAD_OTHER;
464 }
465
466 if (t_reload == n_reloads)
467 {
468 /* We need to make a new tertiary reload for this register class. */
469 rld[t_reload].in = rld[t_reload].out = 0;
470 rld[t_reload].class = t_class;
471 rld[t_reload].inmode = in_p ? t_mode : VOIDmode;
472 rld[t_reload].outmode = ! in_p ? t_mode : VOIDmode;
473 rld[t_reload].reg_rtx = 0;
474 rld[t_reload].optional = optional;
475 rld[t_reload].inc = 0;
476 /* Maybe we could combine these, but it seems too tricky. */
477 rld[t_reload].nocombine = 1;
478 rld[t_reload].in_reg = 0;
479 rld[t_reload].out_reg = 0;
480 rld[t_reload].opnum = opnum;
481 rld[t_reload].when_needed = secondary_type;
482 rld[t_reload].secondary_in_reload = -1;
483 rld[t_reload].secondary_out_reload = -1;
484 rld[t_reload].secondary_in_icode = CODE_FOR_nothing;
485 rld[t_reload].secondary_out_icode = CODE_FOR_nothing;
486 rld[t_reload].secondary_p = 1;
487
488 n_reloads++;
489 }
490 }
491
492 /* See if we can reuse an existing secondary reload. */
493 for (s_reload = 0; s_reload < n_reloads; s_reload++)
494 if (rld[s_reload].secondary_p
495 && (reg_class_subset_p (class, rld[s_reload].class)
496 || reg_class_subset_p (rld[s_reload].class, class))
497 && ((in_p && rld[s_reload].inmode == mode)
498 || (! in_p && rld[s_reload].outmode == mode))
499 && ((in_p && rld[s_reload].secondary_in_reload == t_reload)
500 || (! in_p && rld[s_reload].secondary_out_reload == t_reload))
501 && ((in_p && rld[s_reload].secondary_in_icode == t_icode)
502 || (! in_p && rld[s_reload].secondary_out_icode == t_icode))
503 && (reg_class_size[(int) class] == 1 || SMALL_REGISTER_CLASSES)
504 && MERGABLE_RELOADS (secondary_type, rld[s_reload].when_needed,
505 opnum, rld[s_reload].opnum))
506 {
507 if (in_p)
508 rld[s_reload].inmode = mode;
509 if (! in_p)
510 rld[s_reload].outmode = mode;
511
512 if (reg_class_subset_p (class, rld[s_reload].class))
513 rld[s_reload].class = class;
514
515 rld[s_reload].opnum = MIN (rld[s_reload].opnum, opnum);
516 rld[s_reload].optional &= optional;
517 rld[s_reload].secondary_p = 1;
518 if (MERGE_TO_OTHER (secondary_type, rld[s_reload].when_needed,
519 opnum, rld[s_reload].opnum))
520 rld[s_reload].when_needed = RELOAD_OTHER;
521 }
522
523 if (s_reload == n_reloads)
524 {
525 #ifdef SECONDARY_MEMORY_NEEDED
526 /* If we need a memory location to copy between the two reload regs,
527 set it up now. Note that we do the input case before making
528 the reload and the output case after. This is due to the
529 way reloads are output. */
530
531 if (in_p && icode == CODE_FOR_nothing
532 && SECONDARY_MEMORY_NEEDED (class, reload_class, mode))
533 {
534 get_secondary_mem (x, reload_mode, opnum, type);
535
536 /* We may have just added new reloads. Make sure we add
537 the new reload at the end. */
538 s_reload = n_reloads;
539 }
540 #endif
541
542 /* We need to make a new secondary reload for this register class. */
543 rld[s_reload].in = rld[s_reload].out = 0;
544 rld[s_reload].class = class;
545
546 rld[s_reload].inmode = in_p ? mode : VOIDmode;
547 rld[s_reload].outmode = ! in_p ? mode : VOIDmode;
548 rld[s_reload].reg_rtx = 0;
549 rld[s_reload].optional = optional;
550 rld[s_reload].inc = 0;
551 /* Maybe we could combine these, but it seems too tricky. */
552 rld[s_reload].nocombine = 1;
553 rld[s_reload].in_reg = 0;
554 rld[s_reload].out_reg = 0;
555 rld[s_reload].opnum = opnum;
556 rld[s_reload].when_needed = secondary_type;
557 rld[s_reload].secondary_in_reload = in_p ? t_reload : -1;
558 rld[s_reload].secondary_out_reload = ! in_p ? t_reload : -1;
559 rld[s_reload].secondary_in_icode = in_p ? t_icode : CODE_FOR_nothing;
560 rld[s_reload].secondary_out_icode
561 = ! in_p ? t_icode : CODE_FOR_nothing;
562 rld[s_reload].secondary_p = 1;
563
564 n_reloads++;
565
566 #ifdef SECONDARY_MEMORY_NEEDED
567 if (! in_p && icode == CODE_FOR_nothing
568 && SECONDARY_MEMORY_NEEDED (reload_class, class, mode))
569 get_secondary_mem (x, mode, opnum, type);
570 #endif
571 }
572
573 *picode = icode;
574 return s_reload;
575 }
576 #endif /* HAVE_SECONDARY_RELOADS */
577 \f
578 #ifdef SECONDARY_MEMORY_NEEDED
579
580 /* Return a memory location that will be used to copy X in mode MODE.
581 If we haven't already made a location for this mode in this insn,
582 call find_reloads_address on the location being returned. */
583
584 rtx
585 get_secondary_mem (rtx x ATTRIBUTE_UNUSED, enum machine_mode mode,
586 int opnum, enum reload_type type)
587 {
588 rtx loc;
589 int mem_valid;
590
591 /* By default, if MODE is narrower than a word, widen it to a word.
592 This is required because most machines that require these memory
593 locations do not support short load and stores from all registers
594 (e.g., FP registers). */
595
596 #ifdef SECONDARY_MEMORY_NEEDED_MODE
597 mode = SECONDARY_MEMORY_NEEDED_MODE (mode);
598 #else
599 if (GET_MODE_BITSIZE (mode) < BITS_PER_WORD && INTEGRAL_MODE_P (mode))
600 mode = mode_for_size (BITS_PER_WORD, GET_MODE_CLASS (mode), 0);
601 #endif
602
603 /* If we already have made a MEM for this operand in MODE, return it. */
604 if (secondary_memlocs_elim[(int) mode][opnum] != 0)
605 return secondary_memlocs_elim[(int) mode][opnum];
606
607 /* If this is the first time we've tried to get a MEM for this mode,
608 allocate a new one. `something_changed' in reload will get set
609 by noticing that the frame size has changed. */
610
611 if (secondary_memlocs[(int) mode] == 0)
612 {
613 #ifdef SECONDARY_MEMORY_NEEDED_RTX
614 secondary_memlocs[(int) mode] = SECONDARY_MEMORY_NEEDED_RTX (mode);
615 #else
616 secondary_memlocs[(int) mode]
617 = assign_stack_local (mode, GET_MODE_SIZE (mode), 0);
618 #endif
619 }
620
621 /* Get a version of the address doing any eliminations needed. If that
622 didn't give us a new MEM, make a new one if it isn't valid. */
623
624 loc = eliminate_regs (secondary_memlocs[(int) mode], VOIDmode, NULL_RTX);
625 mem_valid = strict_memory_address_p (mode, XEXP (loc, 0));
626
627 if (! mem_valid && loc == secondary_memlocs[(int) mode])
628 loc = copy_rtx (loc);
629
630 /* The only time the call below will do anything is if the stack
631 offset is too large. In that case IND_LEVELS doesn't matter, so we
632 can just pass a zero. Adjust the type to be the address of the
633 corresponding object. If the address was valid, save the eliminated
634 address. If it wasn't valid, we need to make a reload each time, so
635 don't save it. */
636
637 if (! mem_valid)
638 {
639 type = (type == RELOAD_FOR_INPUT ? RELOAD_FOR_INPUT_ADDRESS
640 : type == RELOAD_FOR_OUTPUT ? RELOAD_FOR_OUTPUT_ADDRESS
641 : RELOAD_OTHER);
642
643 find_reloads_address (mode, &loc, XEXP (loc, 0), &XEXP (loc, 0),
644 opnum, type, 0, 0);
645 }
646
647 secondary_memlocs_elim[(int) mode][opnum] = loc;
648 if (secondary_memlocs_elim_used <= opnum)
649 secondary_memlocs_elim_used = opnum + 1;
650 return loc;
651 }
652
653 /* Clear any secondary memory locations we've made. */
654
655 void
656 clear_secondary_mem (void)
657 {
658 memset (secondary_memlocs, 0, sizeof secondary_memlocs);
659 }
660 #endif /* SECONDARY_MEMORY_NEEDED */
661 \f
662 /* Find the largest class for which every register number plus N is valid in
663 M1 (if in range) and is cheap to move into REGNO.
664 Abort if no such class exists. */
665
666 static enum reg_class
667 find_valid_class (enum machine_mode m1 ATTRIBUTE_UNUSED, int n,
668 unsigned int dest_regno ATTRIBUTE_UNUSED)
669 {
670 int best_cost = -1;
671 int class;
672 int regno;
673 enum reg_class best_class = NO_REGS;
674 enum reg_class dest_class ATTRIBUTE_UNUSED = REGNO_REG_CLASS (dest_regno);
675 unsigned int best_size = 0;
676 int cost;
677
678 for (class = 1; class < N_REG_CLASSES; class++)
679 {
680 int bad = 0;
681 for (regno = 0; regno < FIRST_PSEUDO_REGISTER && ! bad; regno++)
682 if (TEST_HARD_REG_BIT (reg_class_contents[class], regno)
683 && TEST_HARD_REG_BIT (reg_class_contents[class], regno + n)
684 && ! HARD_REGNO_MODE_OK (regno + n, m1))
685 bad = 1;
686
687 if (bad)
688 continue;
689 cost = REGISTER_MOVE_COST (m1, class, dest_class);
690
691 if ((reg_class_size[class] > best_size
692 && (best_cost < 0 || best_cost >= cost))
693 || best_cost > cost)
694 {
695 best_class = class;
696 best_size = reg_class_size[class];
697 best_cost = REGISTER_MOVE_COST (m1, class, dest_class);
698 }
699 }
700
701 if (best_size == 0)
702 abort ();
703
704 return best_class;
705 }
706 \f
707 /* Return the number of a previously made reload that can be combined with
708 a new one, or n_reloads if none of the existing reloads can be used.
709 OUT, CLASS, TYPE and OPNUM are the same arguments as passed to
710 push_reload, they determine the kind of the new reload that we try to
711 combine. P_IN points to the corresponding value of IN, which can be
712 modified by this function.
713 DONT_SHARE is nonzero if we can't share any input-only reload for IN. */
714
715 static int
716 find_reusable_reload (rtx *p_in, rtx out, enum reg_class class,
717 enum reload_type type, int opnum, int dont_share)
718 {
719 rtx in = *p_in;
720 int i;
721 /* We can't merge two reloads if the output of either one is
722 earlyclobbered. */
723
724 if (earlyclobber_operand_p (out))
725 return n_reloads;
726
727 /* We can use an existing reload if the class is right
728 and at least one of IN and OUT is a match
729 and the other is at worst neutral.
730 (A zero compared against anything is neutral.)
731
732 If SMALL_REGISTER_CLASSES, don't use existing reloads unless they are
733 for the same thing since that can cause us to need more reload registers
734 than we otherwise would. */
735
736 for (i = 0; i < n_reloads; i++)
737 if ((reg_class_subset_p (class, rld[i].class)
738 || reg_class_subset_p (rld[i].class, class))
739 /* If the existing reload has a register, it must fit our class. */
740 && (rld[i].reg_rtx == 0
741 || TEST_HARD_REG_BIT (reg_class_contents[(int) class],
742 true_regnum (rld[i].reg_rtx)))
743 && ((in != 0 && MATCHES (rld[i].in, in) && ! dont_share
744 && (out == 0 || rld[i].out == 0 || MATCHES (rld[i].out, out)))
745 || (out != 0 && MATCHES (rld[i].out, out)
746 && (in == 0 || rld[i].in == 0 || MATCHES (rld[i].in, in))))
747 && (rld[i].out == 0 || ! earlyclobber_operand_p (rld[i].out))
748 && (reg_class_size[(int) class] == 1 || SMALL_REGISTER_CLASSES)
749 && MERGABLE_RELOADS (type, rld[i].when_needed, opnum, rld[i].opnum))
750 return i;
751
752 /* Reloading a plain reg for input can match a reload to postincrement
753 that reg, since the postincrement's value is the right value.
754 Likewise, it can match a preincrement reload, since we regard
755 the preincrementation as happening before any ref in this insn
756 to that register. */
757 for (i = 0; i < n_reloads; i++)
758 if ((reg_class_subset_p (class, rld[i].class)
759 || reg_class_subset_p (rld[i].class, class))
760 /* If the existing reload has a register, it must fit our
761 class. */
762 && (rld[i].reg_rtx == 0
763 || TEST_HARD_REG_BIT (reg_class_contents[(int) class],
764 true_regnum (rld[i].reg_rtx)))
765 && out == 0 && rld[i].out == 0 && rld[i].in != 0
766 && ((GET_CODE (in) == REG
767 && GET_RTX_CLASS (GET_CODE (rld[i].in)) == 'a'
768 && MATCHES (XEXP (rld[i].in, 0), in))
769 || (GET_CODE (rld[i].in) == REG
770 && GET_RTX_CLASS (GET_CODE (in)) == 'a'
771 && MATCHES (XEXP (in, 0), rld[i].in)))
772 && (rld[i].out == 0 || ! earlyclobber_operand_p (rld[i].out))
773 && (reg_class_size[(int) class] == 1 || SMALL_REGISTER_CLASSES)
774 && MERGABLE_RELOADS (type, rld[i].when_needed,
775 opnum, rld[i].opnum))
776 {
777 /* Make sure reload_in ultimately has the increment,
778 not the plain register. */
779 if (GET_CODE (in) == REG)
780 *p_in = rld[i].in;
781 return i;
782 }
783 return n_reloads;
784 }
785
786 /* Return nonzero if X is a SUBREG which will require reloading of its
787 SUBREG_REG expression. */
788
789 static int
790 reload_inner_reg_of_subreg (rtx x, enum machine_mode mode, int output)
791 {
792 rtx inner;
793
794 /* Only SUBREGs are problematical. */
795 if (GET_CODE (x) != SUBREG)
796 return 0;
797
798 inner = SUBREG_REG (x);
799
800 /* If INNER is a constant or PLUS, then INNER must be reloaded. */
801 if (CONSTANT_P (inner) || GET_CODE (inner) == PLUS)
802 return 1;
803
804 /* If INNER is not a hard register, then INNER will not need to
805 be reloaded. */
806 if (GET_CODE (inner) != REG
807 || REGNO (inner) >= FIRST_PSEUDO_REGISTER)
808 return 0;
809
810 /* If INNER is not ok for MODE, then INNER will need reloading. */
811 if (! HARD_REGNO_MODE_OK (subreg_regno (x), mode))
812 return 1;
813
814 /* If the outer part is a word or smaller, INNER larger than a
815 word and the number of regs for INNER is not the same as the
816 number of words in INNER, then INNER will need reloading. */
817 return (GET_MODE_SIZE (mode) <= UNITS_PER_WORD
818 && output
819 && GET_MODE_SIZE (GET_MODE (inner)) > UNITS_PER_WORD
820 && ((GET_MODE_SIZE (GET_MODE (inner)) / UNITS_PER_WORD)
821 != (int) HARD_REGNO_NREGS (REGNO (inner), GET_MODE (inner))));
822 }
823
824 /* Return nonzero if IN can be reloaded into REGNO with mode MODE without
825 requiring an extra reload register. The caller has already found that
826 IN contains some reference to REGNO, so check that we can produce the
827 new value in a single step. E.g. if we have
828 (set (reg r13) (plus (reg r13) (const int 1))), and there is an
829 instruction that adds one to a register, this should succeed.
830 However, if we have something like
831 (set (reg r13) (plus (reg r13) (const int 999))), and the constant 999
832 needs to be loaded into a register first, we need a separate reload
833 register.
834 Such PLUS reloads are generated by find_reload_address_part.
835 The out-of-range PLUS expressions are usually introduced in the instruction
836 patterns by register elimination and substituting pseudos without a home
837 by their function-invariant equivalences. */
838 static int
839 can_reload_into (rtx in, int regno, enum machine_mode mode)
840 {
841 rtx dst, test_insn;
842 int r = 0;
843 struct recog_data save_recog_data;
844
845 /* For matching constraints, we often get notional input reloads where
846 we want to use the original register as the reload register. I.e.
847 technically this is a non-optional input-output reload, but IN is
848 already a valid register, and has been chosen as the reload register.
849 Speed this up, since it trivially works. */
850 if (GET_CODE (in) == REG)
851 return 1;
852
853 /* To test MEMs properly, we'd have to take into account all the reloads
854 that are already scheduled, which can become quite complicated.
855 And since we've already handled address reloads for this MEM, it
856 should always succeed anyway. */
857 if (GET_CODE (in) == MEM)
858 return 1;
859
860 /* If we can make a simple SET insn that does the job, everything should
861 be fine. */
862 dst = gen_rtx_REG (mode, regno);
863 test_insn = make_insn_raw (gen_rtx_SET (VOIDmode, dst, in));
864 save_recog_data = recog_data;
865 if (recog_memoized (test_insn) >= 0)
866 {
867 extract_insn (test_insn);
868 r = constrain_operands (1);
869 }
870 recog_data = save_recog_data;
871 return r;
872 }
873
874 /* Record one reload that needs to be performed.
875 IN is an rtx saying where the data are to be found before this instruction.
876 OUT says where they must be stored after the instruction.
877 (IN is zero for data not read, and OUT is zero for data not written.)
878 INLOC and OUTLOC point to the places in the instructions where
879 IN and OUT were found.
880 If IN and OUT are both nonzero, it means the same register must be used
881 to reload both IN and OUT.
882
883 CLASS is a register class required for the reloaded data.
884 INMODE is the machine mode that the instruction requires
885 for the reg that replaces IN and OUTMODE is likewise for OUT.
886
887 If IN is zero, then OUT's location and mode should be passed as
888 INLOC and INMODE.
889
890 STRICT_LOW is the 1 if there is a containing STRICT_LOW_PART rtx.
891
892 OPTIONAL nonzero means this reload does not need to be performed:
893 it can be discarded if that is more convenient.
894
895 OPNUM and TYPE say what the purpose of this reload is.
896
897 The return value is the reload-number for this reload.
898
899 If both IN and OUT are nonzero, in some rare cases we might
900 want to make two separate reloads. (Actually we never do this now.)
901 Therefore, the reload-number for OUT is stored in
902 output_reloadnum when we return; the return value applies to IN.
903 Usually (presently always), when IN and OUT are nonzero,
904 the two reload-numbers are equal, but the caller should be careful to
905 distinguish them. */
906
907 int
908 push_reload (rtx in, rtx out, rtx *inloc, rtx *outloc,
909 enum reg_class class, enum machine_mode inmode,
910 enum machine_mode outmode, int strict_low, int optional,
911 int opnum, enum reload_type type)
912 {
913 int i;
914 int dont_share = 0;
915 int dont_remove_subreg = 0;
916 rtx *in_subreg_loc = 0, *out_subreg_loc = 0;
917 int secondary_in_reload = -1, secondary_out_reload = -1;
918 enum insn_code secondary_in_icode = CODE_FOR_nothing;
919 enum insn_code secondary_out_icode = CODE_FOR_nothing;
920
921 /* INMODE and/or OUTMODE could be VOIDmode if no mode
922 has been specified for the operand. In that case,
923 use the operand's mode as the mode to reload. */
924 if (inmode == VOIDmode && in != 0)
925 inmode = GET_MODE (in);
926 if (outmode == VOIDmode && out != 0)
927 outmode = GET_MODE (out);
928
929 /* If IN is a pseudo register everywhere-equivalent to a constant, and
930 it is not in a hard register, reload straight from the constant,
931 since we want to get rid of such pseudo registers.
932 Often this is done earlier, but not always in find_reloads_address. */
933 if (in != 0 && GET_CODE (in) == REG)
934 {
935 int regno = REGNO (in);
936
937 if (regno >= FIRST_PSEUDO_REGISTER && reg_renumber[regno] < 0
938 && reg_equiv_constant[regno] != 0)
939 in = reg_equiv_constant[regno];
940 }
941
942 /* Likewise for OUT. Of course, OUT will never be equivalent to
943 an actual constant, but it might be equivalent to a memory location
944 (in the case of a parameter). */
945 if (out != 0 && GET_CODE (out) == REG)
946 {
947 int regno = REGNO (out);
948
949 if (regno >= FIRST_PSEUDO_REGISTER && reg_renumber[regno] < 0
950 && reg_equiv_constant[regno] != 0)
951 out = reg_equiv_constant[regno];
952 }
953
954 /* If we have a read-write operand with an address side-effect,
955 change either IN or OUT so the side-effect happens only once. */
956 if (in != 0 && out != 0 && GET_CODE (in) == MEM && rtx_equal_p (in, out))
957 switch (GET_CODE (XEXP (in, 0)))
958 {
959 case POST_INC: case POST_DEC: case POST_MODIFY:
960 in = replace_equiv_address_nv (in, XEXP (XEXP (in, 0), 0));
961 break;
962
963 case PRE_INC: case PRE_DEC: case PRE_MODIFY:
964 out = replace_equiv_address_nv (out, XEXP (XEXP (out, 0), 0));
965 break;
966
967 default:
968 break;
969 }
970
971 /* If we are reloading a (SUBREG constant ...), really reload just the
972 inside expression in its own mode. Similarly for (SUBREG (PLUS ...)).
973 If we have (SUBREG:M1 (MEM:M2 ...) ...) (or an inner REG that is still
974 a pseudo and hence will become a MEM) with M1 wider than M2 and the
975 register is a pseudo, also reload the inside expression.
976 For machines that extend byte loads, do this for any SUBREG of a pseudo
977 where both M1 and M2 are a word or smaller, M1 is wider than M2, and
978 M2 is an integral mode that gets extended when loaded.
979 Similar issue for (SUBREG:M1 (REG:M2 ...) ...) for a hard register R where
980 either M1 is not valid for R or M2 is wider than a word but we only
981 need one word to store an M2-sized quantity in R.
982 (However, if OUT is nonzero, we need to reload the reg *and*
983 the subreg, so do nothing here, and let following statement handle it.)
984
985 Note that the case of (SUBREG (CONST_INT...)...) is handled elsewhere;
986 we can't handle it here because CONST_INT does not indicate a mode.
987
988 Similarly, we must reload the inside expression if we have a
989 STRICT_LOW_PART (presumably, in == out in the cas).
990
991 Also reload the inner expression if it does not require a secondary
992 reload but the SUBREG does.
993
994 Finally, reload the inner expression if it is a register that is in
995 the class whose registers cannot be referenced in a different size
996 and M1 is not the same size as M2. If subreg_lowpart_p is false, we
997 cannot reload just the inside since we might end up with the wrong
998 register class. But if it is inside a STRICT_LOW_PART, we have
999 no choice, so we hope we do get the right register class there. */
1000
1001 if (in != 0 && GET_CODE (in) == SUBREG
1002 && (subreg_lowpart_p (in) || strict_low)
1003 #ifdef CANNOT_CHANGE_MODE_CLASS
1004 && !CANNOT_CHANGE_MODE_CLASS (GET_MODE (SUBREG_REG (in)), inmode, class)
1005 #endif
1006 && (CONSTANT_P (SUBREG_REG (in))
1007 || GET_CODE (SUBREG_REG (in)) == PLUS
1008 || strict_low
1009 || (((GET_CODE (SUBREG_REG (in)) == REG
1010 && REGNO (SUBREG_REG (in)) >= FIRST_PSEUDO_REGISTER)
1011 || GET_CODE (SUBREG_REG (in)) == MEM)
1012 && ((GET_MODE_SIZE (inmode)
1013 > GET_MODE_SIZE (GET_MODE (SUBREG_REG (in))))
1014 #ifdef LOAD_EXTEND_OP
1015 || (GET_MODE_SIZE (inmode) <= UNITS_PER_WORD
1016 && (GET_MODE_SIZE (GET_MODE (SUBREG_REG (in)))
1017 <= UNITS_PER_WORD)
1018 && (GET_MODE_SIZE (inmode)
1019 > GET_MODE_SIZE (GET_MODE (SUBREG_REG (in))))
1020 && INTEGRAL_MODE_P (GET_MODE (SUBREG_REG (in)))
1021 && LOAD_EXTEND_OP (GET_MODE (SUBREG_REG (in))) != NIL)
1022 #endif
1023 #ifdef WORD_REGISTER_OPERATIONS
1024 || ((GET_MODE_SIZE (inmode)
1025 < GET_MODE_SIZE (GET_MODE (SUBREG_REG (in))))
1026 && ((GET_MODE_SIZE (inmode) - 1) / UNITS_PER_WORD ==
1027 ((GET_MODE_SIZE (GET_MODE (SUBREG_REG (in))) - 1)
1028 / UNITS_PER_WORD)))
1029 #endif
1030 ))
1031 || (GET_CODE (SUBREG_REG (in)) == REG
1032 && REGNO (SUBREG_REG (in)) < FIRST_PSEUDO_REGISTER
1033 /* The case where out is nonzero
1034 is handled differently in the following statement. */
1035 && (out == 0 || subreg_lowpart_p (in))
1036 && ((GET_MODE_SIZE (inmode) <= UNITS_PER_WORD
1037 && (GET_MODE_SIZE (GET_MODE (SUBREG_REG (in)))
1038 > UNITS_PER_WORD)
1039 && ((GET_MODE_SIZE (GET_MODE (SUBREG_REG (in)))
1040 / UNITS_PER_WORD)
1041 != (int) HARD_REGNO_NREGS (REGNO (SUBREG_REG (in)),
1042 GET_MODE (SUBREG_REG (in)))))
1043 || ! HARD_REGNO_MODE_OK (subreg_regno (in), inmode)))
1044 #ifdef SECONDARY_INPUT_RELOAD_CLASS
1045 || (SECONDARY_INPUT_RELOAD_CLASS (class, inmode, in) != NO_REGS
1046 && (SECONDARY_INPUT_RELOAD_CLASS (class,
1047 GET_MODE (SUBREG_REG (in)),
1048 SUBREG_REG (in))
1049 == NO_REGS))
1050 #endif
1051 #ifdef CANNOT_CHANGE_MODE_CLASS
1052 || (GET_CODE (SUBREG_REG (in)) == REG
1053 && REGNO (SUBREG_REG (in)) < FIRST_PSEUDO_REGISTER
1054 && REG_CANNOT_CHANGE_MODE_P
1055 (REGNO (SUBREG_REG (in)), GET_MODE (SUBREG_REG (in)), inmode))
1056 #endif
1057 ))
1058 {
1059 in_subreg_loc = inloc;
1060 inloc = &SUBREG_REG (in);
1061 in = *inloc;
1062 #if ! defined (LOAD_EXTEND_OP) && ! defined (WORD_REGISTER_OPERATIONS)
1063 if (GET_CODE (in) == MEM)
1064 /* This is supposed to happen only for paradoxical subregs made by
1065 combine.c. (SUBREG (MEM)) isn't supposed to occur other ways. */
1066 if (GET_MODE_SIZE (GET_MODE (in)) > GET_MODE_SIZE (inmode))
1067 abort ();
1068 #endif
1069 inmode = GET_MODE (in);
1070 }
1071
1072 /* Similar issue for (SUBREG:M1 (REG:M2 ...) ...) for a hard register R where
1073 either M1 is not valid for R or M2 is wider than a word but we only
1074 need one word to store an M2-sized quantity in R.
1075
1076 However, we must reload the inner reg *as well as* the subreg in
1077 that case. */
1078
1079 /* Similar issue for (SUBREG constant ...) if it was not handled by the
1080 code above. This can happen if SUBREG_BYTE != 0. */
1081
1082 if (in != 0 && reload_inner_reg_of_subreg (in, inmode, 0))
1083 {
1084 enum reg_class in_class = class;
1085
1086 if (GET_CODE (SUBREG_REG (in)) == REG)
1087 in_class
1088 = find_valid_class (inmode,
1089 subreg_regno_offset (REGNO (SUBREG_REG (in)),
1090 GET_MODE (SUBREG_REG (in)),
1091 SUBREG_BYTE (in),
1092 GET_MODE (in)),
1093 REGNO (SUBREG_REG (in)));
1094
1095 /* This relies on the fact that emit_reload_insns outputs the
1096 instructions for input reloads of type RELOAD_OTHER in the same
1097 order as the reloads. Thus if the outer reload is also of type
1098 RELOAD_OTHER, we are guaranteed that this inner reload will be
1099 output before the outer reload. */
1100 push_reload (SUBREG_REG (in), NULL_RTX, &SUBREG_REG (in), (rtx *) 0,
1101 in_class, VOIDmode, VOIDmode, 0, 0, opnum, type);
1102 dont_remove_subreg = 1;
1103 }
1104
1105 /* Similarly for paradoxical and problematical SUBREGs on the output.
1106 Note that there is no reason we need worry about the previous value
1107 of SUBREG_REG (out); even if wider than out,
1108 storing in a subreg is entitled to clobber it all
1109 (except in the case of STRICT_LOW_PART,
1110 and in that case the constraint should label it input-output.) */
1111 if (out != 0 && GET_CODE (out) == SUBREG
1112 && (subreg_lowpart_p (out) || strict_low)
1113 #ifdef CANNOT_CHANGE_MODE_CLASS
1114 && !CANNOT_CHANGE_MODE_CLASS (GET_MODE (SUBREG_REG (out)), outmode, class)
1115 #endif
1116 && (CONSTANT_P (SUBREG_REG (out))
1117 || strict_low
1118 || (((GET_CODE (SUBREG_REG (out)) == REG
1119 && REGNO (SUBREG_REG (out)) >= FIRST_PSEUDO_REGISTER)
1120 || GET_CODE (SUBREG_REG (out)) == MEM)
1121 && ((GET_MODE_SIZE (outmode)
1122 > GET_MODE_SIZE (GET_MODE (SUBREG_REG (out))))
1123 #ifdef WORD_REGISTER_OPERATIONS
1124 || ((GET_MODE_SIZE (outmode)
1125 < GET_MODE_SIZE (GET_MODE (SUBREG_REG (out))))
1126 && ((GET_MODE_SIZE (outmode) - 1) / UNITS_PER_WORD ==
1127 ((GET_MODE_SIZE (GET_MODE (SUBREG_REG (out))) - 1)
1128 / UNITS_PER_WORD)))
1129 #endif
1130 ))
1131 || (GET_CODE (SUBREG_REG (out)) == REG
1132 && REGNO (SUBREG_REG (out)) < FIRST_PSEUDO_REGISTER
1133 && ((GET_MODE_SIZE (outmode) <= UNITS_PER_WORD
1134 && (GET_MODE_SIZE (GET_MODE (SUBREG_REG (out)))
1135 > UNITS_PER_WORD)
1136 && ((GET_MODE_SIZE (GET_MODE (SUBREG_REG (out)))
1137 / UNITS_PER_WORD)
1138 != (int) HARD_REGNO_NREGS (REGNO (SUBREG_REG (out)),
1139 GET_MODE (SUBREG_REG (out)))))
1140 || ! HARD_REGNO_MODE_OK (subreg_regno (out), outmode)))
1141 #ifdef SECONDARY_OUTPUT_RELOAD_CLASS
1142 || (SECONDARY_OUTPUT_RELOAD_CLASS (class, outmode, out) != NO_REGS
1143 && (SECONDARY_OUTPUT_RELOAD_CLASS (class,
1144 GET_MODE (SUBREG_REG (out)),
1145 SUBREG_REG (out))
1146 == NO_REGS))
1147 #endif
1148 #ifdef CANNOT_CHANGE_MODE_CLASS
1149 || (GET_CODE (SUBREG_REG (out)) == REG
1150 && REGNO (SUBREG_REG (out)) < FIRST_PSEUDO_REGISTER
1151 && REG_CANNOT_CHANGE_MODE_P (REGNO (SUBREG_REG (out)),
1152 GET_MODE (SUBREG_REG (out)),
1153 outmode))
1154 #endif
1155 ))
1156 {
1157 out_subreg_loc = outloc;
1158 outloc = &SUBREG_REG (out);
1159 out = *outloc;
1160 #if ! defined (LOAD_EXTEND_OP) && ! defined (WORD_REGISTER_OPERATIONS)
1161 if (GET_CODE (out) == MEM
1162 && GET_MODE_SIZE (GET_MODE (out)) > GET_MODE_SIZE (outmode))
1163 abort ();
1164 #endif
1165 outmode = GET_MODE (out);
1166 }
1167
1168 /* Similar issue for (SUBREG:M1 (REG:M2 ...) ...) for a hard register R where
1169 either M1 is not valid for R or M2 is wider than a word but we only
1170 need one word to store an M2-sized quantity in R.
1171
1172 However, we must reload the inner reg *as well as* the subreg in
1173 that case. In this case, the inner reg is an in-out reload. */
1174
1175 if (out != 0 && reload_inner_reg_of_subreg (out, outmode, 1))
1176 {
1177 /* This relies on the fact that emit_reload_insns outputs the
1178 instructions for output reloads of type RELOAD_OTHER in reverse
1179 order of the reloads. Thus if the outer reload is also of type
1180 RELOAD_OTHER, we are guaranteed that this inner reload will be
1181 output after the outer reload. */
1182 dont_remove_subreg = 1;
1183 push_reload (SUBREG_REG (out), SUBREG_REG (out), &SUBREG_REG (out),
1184 &SUBREG_REG (out),
1185 find_valid_class (outmode,
1186 subreg_regno_offset (REGNO (SUBREG_REG (out)),
1187 GET_MODE (SUBREG_REG (out)),
1188 SUBREG_BYTE (out),
1189 GET_MODE (out)),
1190 REGNO (SUBREG_REG (out))),
1191 VOIDmode, VOIDmode, 0, 0,
1192 opnum, RELOAD_OTHER);
1193 }
1194
1195 /* If IN appears in OUT, we can't share any input-only reload for IN. */
1196 if (in != 0 && out != 0 && GET_CODE (out) == MEM
1197 && (GET_CODE (in) == REG || GET_CODE (in) == MEM)
1198 && reg_overlap_mentioned_for_reload_p (in, XEXP (out, 0)))
1199 dont_share = 1;
1200
1201 /* If IN is a SUBREG of a hard register, make a new REG. This
1202 simplifies some of the cases below. */
1203
1204 if (in != 0 && GET_CODE (in) == SUBREG && GET_CODE (SUBREG_REG (in)) == REG
1205 && REGNO (SUBREG_REG (in)) < FIRST_PSEUDO_REGISTER
1206 && ! dont_remove_subreg)
1207 in = gen_rtx_REG (GET_MODE (in), subreg_regno (in));
1208
1209 /* Similarly for OUT. */
1210 if (out != 0 && GET_CODE (out) == SUBREG
1211 && GET_CODE (SUBREG_REG (out)) == REG
1212 && REGNO (SUBREG_REG (out)) < FIRST_PSEUDO_REGISTER
1213 && ! dont_remove_subreg)
1214 out = gen_rtx_REG (GET_MODE (out), subreg_regno (out));
1215
1216 /* Narrow down the class of register wanted if that is
1217 desirable on this machine for efficiency. */
1218 if (in != 0)
1219 class = PREFERRED_RELOAD_CLASS (in, class);
1220
1221 /* Output reloads may need analogous treatment, different in detail. */
1222 #ifdef PREFERRED_OUTPUT_RELOAD_CLASS
1223 if (out != 0)
1224 class = PREFERRED_OUTPUT_RELOAD_CLASS (out, class);
1225 #endif
1226
1227 /* Make sure we use a class that can handle the actual pseudo
1228 inside any subreg. For example, on the 386, QImode regs
1229 can appear within SImode subregs. Although GENERAL_REGS
1230 can handle SImode, QImode needs a smaller class. */
1231 #ifdef LIMIT_RELOAD_CLASS
1232 if (in_subreg_loc)
1233 class = LIMIT_RELOAD_CLASS (inmode, class);
1234 else if (in != 0 && GET_CODE (in) == SUBREG)
1235 class = LIMIT_RELOAD_CLASS (GET_MODE (SUBREG_REG (in)), class);
1236
1237 if (out_subreg_loc)
1238 class = LIMIT_RELOAD_CLASS (outmode, class);
1239 if (out != 0 && GET_CODE (out) == SUBREG)
1240 class = LIMIT_RELOAD_CLASS (GET_MODE (SUBREG_REG (out)), class);
1241 #endif
1242
1243 /* Verify that this class is at least possible for the mode that
1244 is specified. */
1245 if (this_insn_is_asm)
1246 {
1247 enum machine_mode mode;
1248 if (GET_MODE_SIZE (inmode) > GET_MODE_SIZE (outmode))
1249 mode = inmode;
1250 else
1251 mode = outmode;
1252 if (mode == VOIDmode)
1253 {
1254 error_for_asm (this_insn, "cannot reload integer constant operand in `asm'");
1255 mode = word_mode;
1256 if (in != 0)
1257 inmode = word_mode;
1258 if (out != 0)
1259 outmode = word_mode;
1260 }
1261 for (i = 0; i < FIRST_PSEUDO_REGISTER; i++)
1262 if (HARD_REGNO_MODE_OK (i, mode)
1263 && TEST_HARD_REG_BIT (reg_class_contents[(int) class], i))
1264 {
1265 int nregs = HARD_REGNO_NREGS (i, mode);
1266
1267 int j;
1268 for (j = 1; j < nregs; j++)
1269 if (! TEST_HARD_REG_BIT (reg_class_contents[(int) class], i + j))
1270 break;
1271 if (j == nregs)
1272 break;
1273 }
1274 if (i == FIRST_PSEUDO_REGISTER)
1275 {
1276 error_for_asm (this_insn, "impossible register constraint in `asm'");
1277 class = ALL_REGS;
1278 }
1279 }
1280
1281 /* Optional output reloads are always OK even if we have no register class,
1282 since the function of these reloads is only to have spill_reg_store etc.
1283 set, so that the storing insn can be deleted later. */
1284 if (class == NO_REGS
1285 && (optional == 0 || type != RELOAD_FOR_OUTPUT))
1286 abort ();
1287
1288 i = find_reusable_reload (&in, out, class, type, opnum, dont_share);
1289
1290 if (i == n_reloads)
1291 {
1292 /* See if we need a secondary reload register to move between CLASS
1293 and IN or CLASS and OUT. Get the icode and push any required reloads
1294 needed for each of them if so. */
1295
1296 #ifdef SECONDARY_INPUT_RELOAD_CLASS
1297 if (in != 0)
1298 secondary_in_reload
1299 = push_secondary_reload (1, in, opnum, optional, class, inmode, type,
1300 &secondary_in_icode);
1301 #endif
1302
1303 #ifdef SECONDARY_OUTPUT_RELOAD_CLASS
1304 if (out != 0 && GET_CODE (out) != SCRATCH)
1305 secondary_out_reload
1306 = push_secondary_reload (0, out, opnum, optional, class, outmode,
1307 type, &secondary_out_icode);
1308 #endif
1309
1310 /* We found no existing reload suitable for re-use.
1311 So add an additional reload. */
1312
1313 #ifdef SECONDARY_MEMORY_NEEDED
1314 /* If a memory location is needed for the copy, make one. */
1315 if (in != 0 && (GET_CODE (in) == REG || GET_CODE (in) == SUBREG)
1316 && reg_or_subregno (in) < FIRST_PSEUDO_REGISTER
1317 && SECONDARY_MEMORY_NEEDED (REGNO_REG_CLASS (reg_or_subregno (in)),
1318 class, inmode))
1319 get_secondary_mem (in, inmode, opnum, type);
1320 #endif
1321
1322 i = n_reloads;
1323 rld[i].in = in;
1324 rld[i].out = out;
1325 rld[i].class = class;
1326 rld[i].inmode = inmode;
1327 rld[i].outmode = outmode;
1328 rld[i].reg_rtx = 0;
1329 rld[i].optional = optional;
1330 rld[i].inc = 0;
1331 rld[i].nocombine = 0;
1332 rld[i].in_reg = inloc ? *inloc : 0;
1333 rld[i].out_reg = outloc ? *outloc : 0;
1334 rld[i].opnum = opnum;
1335 rld[i].when_needed = type;
1336 rld[i].secondary_in_reload = secondary_in_reload;
1337 rld[i].secondary_out_reload = secondary_out_reload;
1338 rld[i].secondary_in_icode = secondary_in_icode;
1339 rld[i].secondary_out_icode = secondary_out_icode;
1340 rld[i].secondary_p = 0;
1341
1342 n_reloads++;
1343
1344 #ifdef SECONDARY_MEMORY_NEEDED
1345 if (out != 0 && (GET_CODE (out) == REG || GET_CODE (out) == SUBREG)
1346 && reg_or_subregno (out) < FIRST_PSEUDO_REGISTER
1347 && SECONDARY_MEMORY_NEEDED (class,
1348 REGNO_REG_CLASS (reg_or_subregno (out)),
1349 outmode))
1350 get_secondary_mem (out, outmode, opnum, type);
1351 #endif
1352 }
1353 else
1354 {
1355 /* We are reusing an existing reload,
1356 but we may have additional information for it.
1357 For example, we may now have both IN and OUT
1358 while the old one may have just one of them. */
1359
1360 /* The modes can be different. If they are, we want to reload in
1361 the larger mode, so that the value is valid for both modes. */
1362 if (inmode != VOIDmode
1363 && GET_MODE_SIZE (inmode) > GET_MODE_SIZE (rld[i].inmode))
1364 rld[i].inmode = inmode;
1365 if (outmode != VOIDmode
1366 && GET_MODE_SIZE (outmode) > GET_MODE_SIZE (rld[i].outmode))
1367 rld[i].outmode = outmode;
1368 if (in != 0)
1369 {
1370 rtx in_reg = inloc ? *inloc : 0;
1371 /* If we merge reloads for two distinct rtl expressions that
1372 are identical in content, there might be duplicate address
1373 reloads. Remove the extra set now, so that if we later find
1374 that we can inherit this reload, we can get rid of the
1375 address reloads altogether.
1376
1377 Do not do this if both reloads are optional since the result
1378 would be an optional reload which could potentially leave
1379 unresolved address replacements.
1380
1381 It is not sufficient to call transfer_replacements since
1382 choose_reload_regs will remove the replacements for address
1383 reloads of inherited reloads which results in the same
1384 problem. */
1385 if (rld[i].in != in && rtx_equal_p (in, rld[i].in)
1386 && ! (rld[i].optional && optional))
1387 {
1388 /* We must keep the address reload with the lower operand
1389 number alive. */
1390 if (opnum > rld[i].opnum)
1391 {
1392 remove_address_replacements (in);
1393 in = rld[i].in;
1394 in_reg = rld[i].in_reg;
1395 }
1396 else
1397 remove_address_replacements (rld[i].in);
1398 }
1399 rld[i].in = in;
1400 rld[i].in_reg = in_reg;
1401 }
1402 if (out != 0)
1403 {
1404 rld[i].out = out;
1405 rld[i].out_reg = outloc ? *outloc : 0;
1406 }
1407 if (reg_class_subset_p (class, rld[i].class))
1408 rld[i].class = class;
1409 rld[i].optional &= optional;
1410 if (MERGE_TO_OTHER (type, rld[i].when_needed,
1411 opnum, rld[i].opnum))
1412 rld[i].when_needed = RELOAD_OTHER;
1413 rld[i].opnum = MIN (rld[i].opnum, opnum);
1414 }
1415
1416 /* If the ostensible rtx being reloaded differs from the rtx found
1417 in the location to substitute, this reload is not safe to combine
1418 because we cannot reliably tell whether it appears in the insn. */
1419
1420 if (in != 0 && in != *inloc)
1421 rld[i].nocombine = 1;
1422
1423 #if 0
1424 /* This was replaced by changes in find_reloads_address_1 and the new
1425 function inc_for_reload, which go with a new meaning of reload_inc. */
1426
1427 /* If this is an IN/OUT reload in an insn that sets the CC,
1428 it must be for an autoincrement. It doesn't work to store
1429 the incremented value after the insn because that would clobber the CC.
1430 So we must do the increment of the value reloaded from,
1431 increment it, store it back, then decrement again. */
1432 if (out != 0 && sets_cc0_p (PATTERN (this_insn)))
1433 {
1434 out = 0;
1435 rld[i].out = 0;
1436 rld[i].inc = find_inc_amount (PATTERN (this_insn), in);
1437 /* If we did not find a nonzero amount-to-increment-by,
1438 that contradicts the belief that IN is being incremented
1439 in an address in this insn. */
1440 if (rld[i].inc == 0)
1441 abort ();
1442 }
1443 #endif
1444
1445 /* If we will replace IN and OUT with the reload-reg,
1446 record where they are located so that substitution need
1447 not do a tree walk. */
1448
1449 if (replace_reloads)
1450 {
1451 if (inloc != 0)
1452 {
1453 struct replacement *r = &replacements[n_replacements++];
1454 r->what = i;
1455 r->subreg_loc = in_subreg_loc;
1456 r->where = inloc;
1457 r->mode = inmode;
1458 }
1459 if (outloc != 0 && outloc != inloc)
1460 {
1461 struct replacement *r = &replacements[n_replacements++];
1462 r->what = i;
1463 r->where = outloc;
1464 r->subreg_loc = out_subreg_loc;
1465 r->mode = outmode;
1466 }
1467 }
1468
1469 /* If this reload is just being introduced and it has both
1470 an incoming quantity and an outgoing quantity that are
1471 supposed to be made to match, see if either one of the two
1472 can serve as the place to reload into.
1473
1474 If one of them is acceptable, set rld[i].reg_rtx
1475 to that one. */
1476
1477 if (in != 0 && out != 0 && in != out && rld[i].reg_rtx == 0)
1478 {
1479 rld[i].reg_rtx = find_dummy_reload (in, out, inloc, outloc,
1480 inmode, outmode,
1481 rld[i].class, i,
1482 earlyclobber_operand_p (out));
1483
1484 /* If the outgoing register already contains the same value
1485 as the incoming one, we can dispense with loading it.
1486 The easiest way to tell the caller that is to give a phony
1487 value for the incoming operand (same as outgoing one). */
1488 if (rld[i].reg_rtx == out
1489 && (GET_CODE (in) == REG || CONSTANT_P (in))
1490 && 0 != find_equiv_reg (in, this_insn, 0, REGNO (out),
1491 static_reload_reg_p, i, inmode))
1492 rld[i].in = out;
1493 }
1494
1495 /* If this is an input reload and the operand contains a register that
1496 dies in this insn and is used nowhere else, see if it is the right class
1497 to be used for this reload. Use it if so. (This occurs most commonly
1498 in the case of paradoxical SUBREGs and in-out reloads). We cannot do
1499 this if it is also an output reload that mentions the register unless
1500 the output is a SUBREG that clobbers an entire register.
1501
1502 Note that the operand might be one of the spill regs, if it is a
1503 pseudo reg and we are in a block where spilling has not taken place.
1504 But if there is no spilling in this block, that is OK.
1505 An explicitly used hard reg cannot be a spill reg. */
1506
1507 if (rld[i].reg_rtx == 0 && in != 0)
1508 {
1509 rtx note;
1510 int regno;
1511 enum machine_mode rel_mode = inmode;
1512
1513 if (out && GET_MODE_SIZE (outmode) > GET_MODE_SIZE (inmode))
1514 rel_mode = outmode;
1515
1516 for (note = REG_NOTES (this_insn); note; note = XEXP (note, 1))
1517 if (REG_NOTE_KIND (note) == REG_DEAD
1518 && GET_CODE (XEXP (note, 0)) == REG
1519 && (regno = REGNO (XEXP (note, 0))) < FIRST_PSEUDO_REGISTER
1520 && reg_mentioned_p (XEXP (note, 0), in)
1521 && ! refers_to_regno_for_reload_p (regno,
1522 (regno
1523 + HARD_REGNO_NREGS (regno,
1524 rel_mode)),
1525 PATTERN (this_insn), inloc)
1526 /* If this is also an output reload, IN cannot be used as
1527 the reload register if it is set in this insn unless IN
1528 is also OUT. */
1529 && (out == 0 || in == out
1530 || ! hard_reg_set_here_p (regno,
1531 (regno
1532 + HARD_REGNO_NREGS (regno,
1533 rel_mode)),
1534 PATTERN (this_insn)))
1535 /* ??? Why is this code so different from the previous?
1536 Is there any simple coherent way to describe the two together?
1537 What's going on here. */
1538 && (in != out
1539 || (GET_CODE (in) == SUBREG
1540 && (((GET_MODE_SIZE (GET_MODE (in)) + (UNITS_PER_WORD - 1))
1541 / UNITS_PER_WORD)
1542 == ((GET_MODE_SIZE (GET_MODE (SUBREG_REG (in)))
1543 + (UNITS_PER_WORD - 1)) / UNITS_PER_WORD))))
1544 /* Make sure the operand fits in the reg that dies. */
1545 && (GET_MODE_SIZE (rel_mode)
1546 <= GET_MODE_SIZE (GET_MODE (XEXP (note, 0))))
1547 && HARD_REGNO_MODE_OK (regno, inmode)
1548 && HARD_REGNO_MODE_OK (regno, outmode))
1549 {
1550 unsigned int offs;
1551 unsigned int nregs = MAX (HARD_REGNO_NREGS (regno, inmode),
1552 HARD_REGNO_NREGS (regno, outmode));
1553
1554 for (offs = 0; offs < nregs; offs++)
1555 if (fixed_regs[regno + offs]
1556 || ! TEST_HARD_REG_BIT (reg_class_contents[(int) class],
1557 regno + offs))
1558 break;
1559
1560 if (offs == nregs
1561 && (! (refers_to_regno_for_reload_p
1562 (regno, (regno + HARD_REGNO_NREGS (regno, inmode)),
1563 in, (rtx *)0))
1564 || can_reload_into (in, regno, inmode)))
1565 {
1566 rld[i].reg_rtx = gen_rtx_REG (rel_mode, regno);
1567 break;
1568 }
1569 }
1570 }
1571
1572 if (out)
1573 output_reloadnum = i;
1574
1575 return i;
1576 }
1577
1578 /* Record an additional place we must replace a value
1579 for which we have already recorded a reload.
1580 RELOADNUM is the value returned by push_reload
1581 when the reload was recorded.
1582 This is used in insn patterns that use match_dup. */
1583
1584 static void
1585 push_replacement (rtx *loc, int reloadnum, enum machine_mode mode)
1586 {
1587 if (replace_reloads)
1588 {
1589 struct replacement *r = &replacements[n_replacements++];
1590 r->what = reloadnum;
1591 r->where = loc;
1592 r->subreg_loc = 0;
1593 r->mode = mode;
1594 }
1595 }
1596
1597 /* Duplicate any replacement we have recorded to apply at
1598 location ORIG_LOC to also be performed at DUP_LOC.
1599 This is used in insn patterns that use match_dup. */
1600
1601 static void
1602 dup_replacements (rtx *dup_loc, rtx *orig_loc)
1603 {
1604 int i, n = n_replacements;
1605
1606 for (i = 0; i < n; i++)
1607 {
1608 struct replacement *r = &replacements[i];
1609 if (r->where == orig_loc)
1610 push_replacement (dup_loc, r->what, r->mode);
1611 }
1612 }
1613 \f
1614 /* Transfer all replacements that used to be in reload FROM to be in
1615 reload TO. */
1616
1617 void
1618 transfer_replacements (int to, int from)
1619 {
1620 int i;
1621
1622 for (i = 0; i < n_replacements; i++)
1623 if (replacements[i].what == from)
1624 replacements[i].what = to;
1625 }
1626 \f
1627 /* IN_RTX is the value loaded by a reload that we now decided to inherit,
1628 or a subpart of it. If we have any replacements registered for IN_RTX,
1629 cancel the reloads that were supposed to load them.
1630 Return nonzero if we canceled any reloads. */
1631 int
1632 remove_address_replacements (rtx in_rtx)
1633 {
1634 int i, j;
1635 char reload_flags[MAX_RELOADS];
1636 int something_changed = 0;
1637
1638 memset (reload_flags, 0, sizeof reload_flags);
1639 for (i = 0, j = 0; i < n_replacements; i++)
1640 {
1641 if (loc_mentioned_in_p (replacements[i].where, in_rtx))
1642 reload_flags[replacements[i].what] |= 1;
1643 else
1644 {
1645 replacements[j++] = replacements[i];
1646 reload_flags[replacements[i].what] |= 2;
1647 }
1648 }
1649 /* Note that the following store must be done before the recursive calls. */
1650 n_replacements = j;
1651
1652 for (i = n_reloads - 1; i >= 0; i--)
1653 {
1654 if (reload_flags[i] == 1)
1655 {
1656 deallocate_reload_reg (i);
1657 remove_address_replacements (rld[i].in);
1658 rld[i].in = 0;
1659 something_changed = 1;
1660 }
1661 }
1662 return something_changed;
1663 }
1664 \f
1665 /* If there is only one output reload, and it is not for an earlyclobber
1666 operand, try to combine it with a (logically unrelated) input reload
1667 to reduce the number of reload registers needed.
1668
1669 This is safe if the input reload does not appear in
1670 the value being output-reloaded, because this implies
1671 it is not needed any more once the original insn completes.
1672
1673 If that doesn't work, see we can use any of the registers that
1674 die in this insn as a reload register. We can if it is of the right
1675 class and does not appear in the value being output-reloaded. */
1676
1677 static void
1678 combine_reloads (void)
1679 {
1680 int i;
1681 int output_reload = -1;
1682 int secondary_out = -1;
1683 rtx note;
1684
1685 /* Find the output reload; return unless there is exactly one
1686 and that one is mandatory. */
1687
1688 for (i = 0; i < n_reloads; i++)
1689 if (rld[i].out != 0)
1690 {
1691 if (output_reload >= 0)
1692 return;
1693 output_reload = i;
1694 }
1695
1696 if (output_reload < 0 || rld[output_reload].optional)
1697 return;
1698
1699 /* An input-output reload isn't combinable. */
1700
1701 if (rld[output_reload].in != 0)
1702 return;
1703
1704 /* If this reload is for an earlyclobber operand, we can't do anything. */
1705 if (earlyclobber_operand_p (rld[output_reload].out))
1706 return;
1707
1708 /* If there is a reload for part of the address of this operand, we would
1709 need to chnage it to RELOAD_FOR_OTHER_ADDRESS. But that would extend
1710 its life to the point where doing this combine would not lower the
1711 number of spill registers needed. */
1712 for (i = 0; i < n_reloads; i++)
1713 if ((rld[i].when_needed == RELOAD_FOR_OUTPUT_ADDRESS
1714 || rld[i].when_needed == RELOAD_FOR_OUTADDR_ADDRESS)
1715 && rld[i].opnum == rld[output_reload].opnum)
1716 return;
1717
1718 /* Check each input reload; can we combine it? */
1719
1720 for (i = 0; i < n_reloads; i++)
1721 if (rld[i].in && ! rld[i].optional && ! rld[i].nocombine
1722 /* Life span of this reload must not extend past main insn. */
1723 && rld[i].when_needed != RELOAD_FOR_OUTPUT_ADDRESS
1724 && rld[i].when_needed != RELOAD_FOR_OUTADDR_ADDRESS
1725 && rld[i].when_needed != RELOAD_OTHER
1726 && (CLASS_MAX_NREGS (rld[i].class, rld[i].inmode)
1727 == CLASS_MAX_NREGS (rld[output_reload].class,
1728 rld[output_reload].outmode))
1729 && rld[i].inc == 0
1730 && rld[i].reg_rtx == 0
1731 #ifdef SECONDARY_MEMORY_NEEDED
1732 /* Don't combine two reloads with different secondary
1733 memory locations. */
1734 && (secondary_memlocs_elim[(int) rld[output_reload].outmode][rld[i].opnum] == 0
1735 || secondary_memlocs_elim[(int) rld[output_reload].outmode][rld[output_reload].opnum] == 0
1736 || rtx_equal_p (secondary_memlocs_elim[(int) rld[output_reload].outmode][rld[i].opnum],
1737 secondary_memlocs_elim[(int) rld[output_reload].outmode][rld[output_reload].opnum]))
1738 #endif
1739 && (SMALL_REGISTER_CLASSES
1740 ? (rld[i].class == rld[output_reload].class)
1741 : (reg_class_subset_p (rld[i].class,
1742 rld[output_reload].class)
1743 || reg_class_subset_p (rld[output_reload].class,
1744 rld[i].class)))
1745 && (MATCHES (rld[i].in, rld[output_reload].out)
1746 /* Args reversed because the first arg seems to be
1747 the one that we imagine being modified
1748 while the second is the one that might be affected. */
1749 || (! reg_overlap_mentioned_for_reload_p (rld[output_reload].out,
1750 rld[i].in)
1751 /* However, if the input is a register that appears inside
1752 the output, then we also can't share.
1753 Imagine (set (mem (reg 69)) (plus (reg 69) ...)).
1754 If the same reload reg is used for both reg 69 and the
1755 result to be stored in memory, then that result
1756 will clobber the address of the memory ref. */
1757 && ! (GET_CODE (rld[i].in) == REG
1758 && reg_overlap_mentioned_for_reload_p (rld[i].in,
1759 rld[output_reload].out))))
1760 && ! reload_inner_reg_of_subreg (rld[i].in, rld[i].inmode,
1761 rld[i].when_needed != RELOAD_FOR_INPUT)
1762 && (reg_class_size[(int) rld[i].class]
1763 || SMALL_REGISTER_CLASSES)
1764 /* We will allow making things slightly worse by combining an
1765 input and an output, but no worse than that. */
1766 && (rld[i].when_needed == RELOAD_FOR_INPUT
1767 || rld[i].when_needed == RELOAD_FOR_OUTPUT))
1768 {
1769 int j;
1770
1771 /* We have found a reload to combine with! */
1772 rld[i].out = rld[output_reload].out;
1773 rld[i].out_reg = rld[output_reload].out_reg;
1774 rld[i].outmode = rld[output_reload].outmode;
1775 /* Mark the old output reload as inoperative. */
1776 rld[output_reload].out = 0;
1777 /* The combined reload is needed for the entire insn. */
1778 rld[i].when_needed = RELOAD_OTHER;
1779 /* If the output reload had a secondary reload, copy it. */
1780 if (rld[output_reload].secondary_out_reload != -1)
1781 {
1782 rld[i].secondary_out_reload
1783 = rld[output_reload].secondary_out_reload;
1784 rld[i].secondary_out_icode
1785 = rld[output_reload].secondary_out_icode;
1786 }
1787
1788 #ifdef SECONDARY_MEMORY_NEEDED
1789 /* Copy any secondary MEM. */
1790 if (secondary_memlocs_elim[(int) rld[output_reload].outmode][rld[output_reload].opnum] != 0)
1791 secondary_memlocs_elim[(int) rld[output_reload].outmode][rld[i].opnum]
1792 = secondary_memlocs_elim[(int) rld[output_reload].outmode][rld[output_reload].opnum];
1793 #endif
1794 /* If required, minimize the register class. */
1795 if (reg_class_subset_p (rld[output_reload].class,
1796 rld[i].class))
1797 rld[i].class = rld[output_reload].class;
1798
1799 /* Transfer all replacements from the old reload to the combined. */
1800 for (j = 0; j < n_replacements; j++)
1801 if (replacements[j].what == output_reload)
1802 replacements[j].what = i;
1803
1804 return;
1805 }
1806
1807 /* If this insn has only one operand that is modified or written (assumed
1808 to be the first), it must be the one corresponding to this reload. It
1809 is safe to use anything that dies in this insn for that output provided
1810 that it does not occur in the output (we already know it isn't an
1811 earlyclobber. If this is an asm insn, give up. */
1812
1813 if (INSN_CODE (this_insn) == -1)
1814 return;
1815
1816 for (i = 1; i < insn_data[INSN_CODE (this_insn)].n_operands; i++)
1817 if (insn_data[INSN_CODE (this_insn)].operand[i].constraint[0] == '='
1818 || insn_data[INSN_CODE (this_insn)].operand[i].constraint[0] == '+')
1819 return;
1820
1821 /* See if some hard register that dies in this insn and is not used in
1822 the output is the right class. Only works if the register we pick
1823 up can fully hold our output reload. */
1824 for (note = REG_NOTES (this_insn); note; note = XEXP (note, 1))
1825 if (REG_NOTE_KIND (note) == REG_DEAD
1826 && GET_CODE (XEXP (note, 0)) == REG
1827 && ! reg_overlap_mentioned_for_reload_p (XEXP (note, 0),
1828 rld[output_reload].out)
1829 && REGNO (XEXP (note, 0)) < FIRST_PSEUDO_REGISTER
1830 && HARD_REGNO_MODE_OK (REGNO (XEXP (note, 0)), rld[output_reload].outmode)
1831 && TEST_HARD_REG_BIT (reg_class_contents[(int) rld[output_reload].class],
1832 REGNO (XEXP (note, 0)))
1833 && (HARD_REGNO_NREGS (REGNO (XEXP (note, 0)), rld[output_reload].outmode)
1834 <= HARD_REGNO_NREGS (REGNO (XEXP (note, 0)), GET_MODE (XEXP (note, 0))))
1835 /* Ensure that a secondary or tertiary reload for this output
1836 won't want this register. */
1837 && ((secondary_out = rld[output_reload].secondary_out_reload) == -1
1838 || (! (TEST_HARD_REG_BIT
1839 (reg_class_contents[(int) rld[secondary_out].class],
1840 REGNO (XEXP (note, 0))))
1841 && ((secondary_out = rld[secondary_out].secondary_out_reload) == -1
1842 || ! (TEST_HARD_REG_BIT
1843 (reg_class_contents[(int) rld[secondary_out].class],
1844 REGNO (XEXP (note, 0)))))))
1845 && ! fixed_regs[REGNO (XEXP (note, 0))])
1846 {
1847 rld[output_reload].reg_rtx
1848 = gen_rtx_REG (rld[output_reload].outmode,
1849 REGNO (XEXP (note, 0)));
1850 return;
1851 }
1852 }
1853 \f
1854 /* Try to find a reload register for an in-out reload (expressions IN and OUT).
1855 See if one of IN and OUT is a register that may be used;
1856 this is desirable since a spill-register won't be needed.
1857 If so, return the register rtx that proves acceptable.
1858
1859 INLOC and OUTLOC are locations where IN and OUT appear in the insn.
1860 CLASS is the register class required for the reload.
1861
1862 If FOR_REAL is >= 0, it is the number of the reload,
1863 and in some cases when it can be discovered that OUT doesn't need
1864 to be computed, clear out rld[FOR_REAL].out.
1865
1866 If FOR_REAL is -1, this should not be done, because this call
1867 is just to see if a register can be found, not to find and install it.
1868
1869 EARLYCLOBBER is nonzero if OUT is an earlyclobber operand. This
1870 puts an additional constraint on being able to use IN for OUT since
1871 IN must not appear elsewhere in the insn (it is assumed that IN itself
1872 is safe from the earlyclobber). */
1873
1874 static rtx
1875 find_dummy_reload (rtx real_in, rtx real_out, rtx *inloc, rtx *outloc,
1876 enum machine_mode inmode, enum machine_mode outmode,
1877 enum reg_class class, int for_real, int earlyclobber)
1878 {
1879 rtx in = real_in;
1880 rtx out = real_out;
1881 int in_offset = 0;
1882 int out_offset = 0;
1883 rtx value = 0;
1884
1885 /* If operands exceed a word, we can't use either of them
1886 unless they have the same size. */
1887 if (GET_MODE_SIZE (outmode) != GET_MODE_SIZE (inmode)
1888 && (GET_MODE_SIZE (outmode) > UNITS_PER_WORD
1889 || GET_MODE_SIZE (inmode) > UNITS_PER_WORD))
1890 return 0;
1891
1892 /* Note that {in,out}_offset are needed only when 'in' or 'out'
1893 respectively refers to a hard register. */
1894
1895 /* Find the inside of any subregs. */
1896 while (GET_CODE (out) == SUBREG)
1897 {
1898 if (GET_CODE (SUBREG_REG (out)) == REG
1899 && REGNO (SUBREG_REG (out)) < FIRST_PSEUDO_REGISTER)
1900 out_offset += subreg_regno_offset (REGNO (SUBREG_REG (out)),
1901 GET_MODE (SUBREG_REG (out)),
1902 SUBREG_BYTE (out),
1903 GET_MODE (out));
1904 out = SUBREG_REG (out);
1905 }
1906 while (GET_CODE (in) == SUBREG)
1907 {
1908 if (GET_CODE (SUBREG_REG (in)) == REG
1909 && REGNO (SUBREG_REG (in)) < FIRST_PSEUDO_REGISTER)
1910 in_offset += subreg_regno_offset (REGNO (SUBREG_REG (in)),
1911 GET_MODE (SUBREG_REG (in)),
1912 SUBREG_BYTE (in),
1913 GET_MODE (in));
1914 in = SUBREG_REG (in);
1915 }
1916
1917 /* Narrow down the reg class, the same way push_reload will;
1918 otherwise we might find a dummy now, but push_reload won't. */
1919 class = PREFERRED_RELOAD_CLASS (in, class);
1920
1921 /* See if OUT will do. */
1922 if (GET_CODE (out) == REG
1923 && REGNO (out) < FIRST_PSEUDO_REGISTER)
1924 {
1925 unsigned int regno = REGNO (out) + out_offset;
1926 unsigned int nwords = HARD_REGNO_NREGS (regno, outmode);
1927 rtx saved_rtx;
1928
1929 /* When we consider whether the insn uses OUT,
1930 ignore references within IN. They don't prevent us
1931 from copying IN into OUT, because those refs would
1932 move into the insn that reloads IN.
1933
1934 However, we only ignore IN in its role as this reload.
1935 If the insn uses IN elsewhere and it contains OUT,
1936 that counts. We can't be sure it's the "same" operand
1937 so it might not go through this reload. */
1938 saved_rtx = *inloc;
1939 *inloc = const0_rtx;
1940
1941 if (regno < FIRST_PSEUDO_REGISTER
1942 && HARD_REGNO_MODE_OK (regno, outmode)
1943 && ! refers_to_regno_for_reload_p (regno, regno + nwords,
1944 PATTERN (this_insn), outloc))
1945 {
1946 unsigned int i;
1947
1948 for (i = 0; i < nwords; i++)
1949 if (! TEST_HARD_REG_BIT (reg_class_contents[(int) class],
1950 regno + i))
1951 break;
1952
1953 if (i == nwords)
1954 {
1955 if (GET_CODE (real_out) == REG)
1956 value = real_out;
1957 else
1958 value = gen_rtx_REG (outmode, regno);
1959 }
1960 }
1961
1962 *inloc = saved_rtx;
1963 }
1964
1965 /* Consider using IN if OUT was not acceptable
1966 or if OUT dies in this insn (like the quotient in a divmod insn).
1967 We can't use IN unless it is dies in this insn,
1968 which means we must know accurately which hard regs are live.
1969 Also, the result can't go in IN if IN is used within OUT,
1970 or if OUT is an earlyclobber and IN appears elsewhere in the insn. */
1971 if (hard_regs_live_known
1972 && GET_CODE (in) == REG
1973 && REGNO (in) < FIRST_PSEUDO_REGISTER
1974 && (value == 0
1975 || find_reg_note (this_insn, REG_UNUSED, real_out))
1976 && find_reg_note (this_insn, REG_DEAD, real_in)
1977 && !fixed_regs[REGNO (in)]
1978 && HARD_REGNO_MODE_OK (REGNO (in),
1979 /* The only case where out and real_out might
1980 have different modes is where real_out
1981 is a subreg, and in that case, out
1982 has a real mode. */
1983 (GET_MODE (out) != VOIDmode
1984 ? GET_MODE (out) : outmode)))
1985 {
1986 unsigned int regno = REGNO (in) + in_offset;
1987 unsigned int nwords = HARD_REGNO_NREGS (regno, inmode);
1988
1989 if (! refers_to_regno_for_reload_p (regno, regno + nwords, out, (rtx*) 0)
1990 && ! hard_reg_set_here_p (regno, regno + nwords,
1991 PATTERN (this_insn))
1992 && (! earlyclobber
1993 || ! refers_to_regno_for_reload_p (regno, regno + nwords,
1994 PATTERN (this_insn), inloc)))
1995 {
1996 unsigned int i;
1997
1998 for (i = 0; i < nwords; i++)
1999 if (! TEST_HARD_REG_BIT (reg_class_contents[(int) class],
2000 regno + i))
2001 break;
2002
2003 if (i == nwords)
2004 {
2005 /* If we were going to use OUT as the reload reg
2006 and changed our mind, it means OUT is a dummy that
2007 dies here. So don't bother copying value to it. */
2008 if (for_real >= 0 && value == real_out)
2009 rld[for_real].out = 0;
2010 if (GET_CODE (real_in) == REG)
2011 value = real_in;
2012 else
2013 value = gen_rtx_REG (inmode, regno);
2014 }
2015 }
2016 }
2017
2018 return value;
2019 }
2020 \f
2021 /* This page contains subroutines used mainly for determining
2022 whether the IN or an OUT of a reload can serve as the
2023 reload register. */
2024
2025 /* Return 1 if X is an operand of an insn that is being earlyclobbered. */
2026
2027 int
2028 earlyclobber_operand_p (rtx x)
2029 {
2030 int i;
2031
2032 for (i = 0; i < n_earlyclobbers; i++)
2033 if (reload_earlyclobbers[i] == x)
2034 return 1;
2035
2036 return 0;
2037 }
2038
2039 /* Return 1 if expression X alters a hard reg in the range
2040 from BEG_REGNO (inclusive) to END_REGNO (exclusive),
2041 either explicitly or in the guise of a pseudo-reg allocated to REGNO.
2042 X should be the body of an instruction. */
2043
2044 static int
2045 hard_reg_set_here_p (unsigned int beg_regno, unsigned int end_regno, rtx x)
2046 {
2047 if (GET_CODE (x) == SET || GET_CODE (x) == CLOBBER)
2048 {
2049 rtx op0 = SET_DEST (x);
2050
2051 while (GET_CODE (op0) == SUBREG)
2052 op0 = SUBREG_REG (op0);
2053 if (GET_CODE (op0) == REG)
2054 {
2055 unsigned int r = REGNO (op0);
2056
2057 /* See if this reg overlaps range under consideration. */
2058 if (r < end_regno
2059 && r + HARD_REGNO_NREGS (r, GET_MODE (op0)) > beg_regno)
2060 return 1;
2061 }
2062 }
2063 else if (GET_CODE (x) == PARALLEL)
2064 {
2065 int i = XVECLEN (x, 0) - 1;
2066
2067 for (; i >= 0; i--)
2068 if (hard_reg_set_here_p (beg_regno, end_regno, XVECEXP (x, 0, i)))
2069 return 1;
2070 }
2071
2072 return 0;
2073 }
2074
2075 /* Return 1 if ADDR is a valid memory address for mode MODE,
2076 and check that each pseudo reg has the proper kind of
2077 hard reg. */
2078
2079 int
2080 strict_memory_address_p (enum machine_mode mode ATTRIBUTE_UNUSED, rtx addr)
2081 {
2082 GO_IF_LEGITIMATE_ADDRESS (mode, addr, win);
2083 return 0;
2084
2085 win:
2086 return 1;
2087 }
2088 \f
2089 /* Like rtx_equal_p except that it allows a REG and a SUBREG to match
2090 if they are the same hard reg, and has special hacks for
2091 autoincrement and autodecrement.
2092 This is specifically intended for find_reloads to use
2093 in determining whether two operands match.
2094 X is the operand whose number is the lower of the two.
2095
2096 The value is 2 if Y contains a pre-increment that matches
2097 a non-incrementing address in X. */
2098
2099 /* ??? To be completely correct, we should arrange to pass
2100 for X the output operand and for Y the input operand.
2101 For now, we assume that the output operand has the lower number
2102 because that is natural in (SET output (... input ...)). */
2103
2104 int
2105 operands_match_p (rtx x, rtx y)
2106 {
2107 int i;
2108 RTX_CODE code = GET_CODE (x);
2109 const char *fmt;
2110 int success_2;
2111
2112 if (x == y)
2113 return 1;
2114 if ((code == REG || (code == SUBREG && GET_CODE (SUBREG_REG (x)) == REG))
2115 && (GET_CODE (y) == REG || (GET_CODE (y) == SUBREG
2116 && GET_CODE (SUBREG_REG (y)) == REG)))
2117 {
2118 int j;
2119
2120 if (code == SUBREG)
2121 {
2122 i = REGNO (SUBREG_REG (x));
2123 if (i >= FIRST_PSEUDO_REGISTER)
2124 goto slow;
2125 i += subreg_regno_offset (REGNO (SUBREG_REG (x)),
2126 GET_MODE (SUBREG_REG (x)),
2127 SUBREG_BYTE (x),
2128 GET_MODE (x));
2129 }
2130 else
2131 i = REGNO (x);
2132
2133 if (GET_CODE (y) == SUBREG)
2134 {
2135 j = REGNO (SUBREG_REG (y));
2136 if (j >= FIRST_PSEUDO_REGISTER)
2137 goto slow;
2138 j += subreg_regno_offset (REGNO (SUBREG_REG (y)),
2139 GET_MODE (SUBREG_REG (y)),
2140 SUBREG_BYTE (y),
2141 GET_MODE (y));
2142 }
2143 else
2144 j = REGNO (y);
2145
2146 /* On a WORDS_BIG_ENDIAN machine, point to the last register of a
2147 multiple hard register group, so that for example (reg:DI 0) and
2148 (reg:SI 1) will be considered the same register. */
2149 if (WORDS_BIG_ENDIAN && GET_MODE_SIZE (GET_MODE (x)) > UNITS_PER_WORD
2150 && i < FIRST_PSEUDO_REGISTER)
2151 i += HARD_REGNO_NREGS (i, GET_MODE (x)) - 1;
2152 if (WORDS_BIG_ENDIAN && GET_MODE_SIZE (GET_MODE (y)) > UNITS_PER_WORD
2153 && j < FIRST_PSEUDO_REGISTER)
2154 j += HARD_REGNO_NREGS (j, GET_MODE (y)) - 1;
2155
2156 return i == j;
2157 }
2158 /* If two operands must match, because they are really a single
2159 operand of an assembler insn, then two postincrements are invalid
2160 because the assembler insn would increment only once.
2161 On the other hand, a postincrement matches ordinary indexing
2162 if the postincrement is the output operand. */
2163 if (code == POST_DEC || code == POST_INC || code == POST_MODIFY)
2164 return operands_match_p (XEXP (x, 0), y);
2165 /* Two preincrements are invalid
2166 because the assembler insn would increment only once.
2167 On the other hand, a preincrement matches ordinary indexing
2168 if the preincrement is the input operand.
2169 In this case, return 2, since some callers need to do special
2170 things when this happens. */
2171 if (GET_CODE (y) == PRE_DEC || GET_CODE (y) == PRE_INC
2172 || GET_CODE (y) == PRE_MODIFY)
2173 return operands_match_p (x, XEXP (y, 0)) ? 2 : 0;
2174
2175 slow:
2176
2177 /* Now we have disposed of all the cases
2178 in which different rtx codes can match. */
2179 if (code != GET_CODE (y))
2180 return 0;
2181 if (code == LABEL_REF)
2182 return XEXP (x, 0) == XEXP (y, 0);
2183 if (code == SYMBOL_REF)
2184 return XSTR (x, 0) == XSTR (y, 0);
2185
2186 /* (MULT:SI x y) and (MULT:HI x y) are NOT equivalent. */
2187
2188 if (GET_MODE (x) != GET_MODE (y))
2189 return 0;
2190
2191 /* Compare the elements. If any pair of corresponding elements
2192 fail to match, return 0 for the whole things. */
2193
2194 success_2 = 0;
2195 fmt = GET_RTX_FORMAT (code);
2196 for (i = GET_RTX_LENGTH (code) - 1; i >= 0; i--)
2197 {
2198 int val, j;
2199 switch (fmt[i])
2200 {
2201 case 'w':
2202 if (XWINT (x, i) != XWINT (y, i))
2203 return 0;
2204 break;
2205
2206 case 'i':
2207 if (XINT (x, i) != XINT (y, i))
2208 return 0;
2209 break;
2210
2211 case 'e':
2212 val = operands_match_p (XEXP (x, i), XEXP (y, i));
2213 if (val == 0)
2214 return 0;
2215 /* If any subexpression returns 2,
2216 we should return 2 if we are successful. */
2217 if (val == 2)
2218 success_2 = 1;
2219 break;
2220
2221 case '0':
2222 break;
2223
2224 case 'E':
2225 if (XVECLEN (x, i) != XVECLEN (y, i))
2226 return 0;
2227 for (j = XVECLEN (x, i) - 1; j >= 0; --j)
2228 {
2229 val = operands_match_p (XVECEXP (x, i, j), XVECEXP (y, i, j));
2230 if (val == 0)
2231 return 0;
2232 if (val == 2)
2233 success_2 = 1;
2234 }
2235 break;
2236
2237 /* It is believed that rtx's at this level will never
2238 contain anything but integers and other rtx's,
2239 except for within LABEL_REFs and SYMBOL_REFs. */
2240 default:
2241 abort ();
2242 }
2243 }
2244 return 1 + success_2;
2245 }
2246 \f
2247 /* Describe the range of registers or memory referenced by X.
2248 If X is a register, set REG_FLAG and put the first register
2249 number into START and the last plus one into END.
2250 If X is a memory reference, put a base address into BASE
2251 and a range of integer offsets into START and END.
2252 If X is pushing on the stack, we can assume it causes no trouble,
2253 so we set the SAFE field. */
2254
2255 static struct decomposition
2256 decompose (rtx x)
2257 {
2258 struct decomposition val;
2259 int all_const = 0;
2260
2261 val.reg_flag = 0;
2262 val.safe = 0;
2263 val.base = 0;
2264 if (GET_CODE (x) == MEM)
2265 {
2266 rtx base = NULL_RTX, offset = 0;
2267 rtx addr = XEXP (x, 0);
2268
2269 if (GET_CODE (addr) == PRE_DEC || GET_CODE (addr) == PRE_INC
2270 || GET_CODE (addr) == POST_DEC || GET_CODE (addr) == POST_INC)
2271 {
2272 val.base = XEXP (addr, 0);
2273 val.start = -GET_MODE_SIZE (GET_MODE (x));
2274 val.end = GET_MODE_SIZE (GET_MODE (x));
2275 val.safe = REGNO (val.base) == STACK_POINTER_REGNUM;
2276 return val;
2277 }
2278
2279 if (GET_CODE (addr) == PRE_MODIFY || GET_CODE (addr) == POST_MODIFY)
2280 {
2281 if (GET_CODE (XEXP (addr, 1)) == PLUS
2282 && XEXP (addr, 0) == XEXP (XEXP (addr, 1), 0)
2283 && CONSTANT_P (XEXP (XEXP (addr, 1), 1)))
2284 {
2285 val.base = XEXP (addr, 0);
2286 val.start = -INTVAL (XEXP (XEXP (addr, 1), 1));
2287 val.end = INTVAL (XEXP (XEXP (addr, 1), 1));
2288 val.safe = REGNO (val.base) == STACK_POINTER_REGNUM;
2289 return val;
2290 }
2291 }
2292
2293 if (GET_CODE (addr) == CONST)
2294 {
2295 addr = XEXP (addr, 0);
2296 all_const = 1;
2297 }
2298 if (GET_CODE (addr) == PLUS)
2299 {
2300 if (CONSTANT_P (XEXP (addr, 0)))
2301 {
2302 base = XEXP (addr, 1);
2303 offset = XEXP (addr, 0);
2304 }
2305 else if (CONSTANT_P (XEXP (addr, 1)))
2306 {
2307 base = XEXP (addr, 0);
2308 offset = XEXP (addr, 1);
2309 }
2310 }
2311
2312 if (offset == 0)
2313 {
2314 base = addr;
2315 offset = const0_rtx;
2316 }
2317 if (GET_CODE (offset) == CONST)
2318 offset = XEXP (offset, 0);
2319 if (GET_CODE (offset) == PLUS)
2320 {
2321 if (GET_CODE (XEXP (offset, 0)) == CONST_INT)
2322 {
2323 base = gen_rtx_PLUS (GET_MODE (base), base, XEXP (offset, 1));
2324 offset = XEXP (offset, 0);
2325 }
2326 else if (GET_CODE (XEXP (offset, 1)) == CONST_INT)
2327 {
2328 base = gen_rtx_PLUS (GET_MODE (base), base, XEXP (offset, 0));
2329 offset = XEXP (offset, 1);
2330 }
2331 else
2332 {
2333 base = gen_rtx_PLUS (GET_MODE (base), base, offset);
2334 offset = const0_rtx;
2335 }
2336 }
2337 else if (GET_CODE (offset) != CONST_INT)
2338 {
2339 base = gen_rtx_PLUS (GET_MODE (base), base, offset);
2340 offset = const0_rtx;
2341 }
2342
2343 if (all_const && GET_CODE (base) == PLUS)
2344 base = gen_rtx_CONST (GET_MODE (base), base);
2345
2346 if (GET_CODE (offset) != CONST_INT)
2347 abort ();
2348
2349 val.start = INTVAL (offset);
2350 val.end = val.start + GET_MODE_SIZE (GET_MODE (x));
2351 val.base = base;
2352 return val;
2353 }
2354 else if (GET_CODE (x) == REG)
2355 {
2356 val.reg_flag = 1;
2357 val.start = true_regnum (x);
2358 if (val.start < 0)
2359 {
2360 /* A pseudo with no hard reg. */
2361 val.start = REGNO (x);
2362 val.end = val.start + 1;
2363 }
2364 else
2365 /* A hard reg. */
2366 val.end = val.start + HARD_REGNO_NREGS (val.start, GET_MODE (x));
2367 }
2368 else if (GET_CODE (x) == SUBREG)
2369 {
2370 if (GET_CODE (SUBREG_REG (x)) != REG)
2371 /* This could be more precise, but it's good enough. */
2372 return decompose (SUBREG_REG (x));
2373 val.reg_flag = 1;
2374 val.start = true_regnum (x);
2375 if (val.start < 0)
2376 return decompose (SUBREG_REG (x));
2377 else
2378 /* A hard reg. */
2379 val.end = val.start + HARD_REGNO_NREGS (val.start, GET_MODE (x));
2380 }
2381 else if (CONSTANT_P (x)
2382 /* This hasn't been assigned yet, so it can't conflict yet. */
2383 || GET_CODE (x) == SCRATCH)
2384 val.safe = 1;
2385 else
2386 abort ();
2387 return val;
2388 }
2389
2390 /* Return 1 if altering Y will not modify the value of X.
2391 Y is also described by YDATA, which should be decompose (Y). */
2392
2393 static int
2394 immune_p (rtx x, rtx y, struct decomposition ydata)
2395 {
2396 struct decomposition xdata;
2397
2398 if (ydata.reg_flag)
2399 return !refers_to_regno_for_reload_p (ydata.start, ydata.end, x, (rtx*) 0);
2400 if (ydata.safe)
2401 return 1;
2402
2403 if (GET_CODE (y) != MEM)
2404 abort ();
2405 /* If Y is memory and X is not, Y can't affect X. */
2406 if (GET_CODE (x) != MEM)
2407 return 1;
2408
2409 xdata = decompose (x);
2410
2411 if (! rtx_equal_p (xdata.base, ydata.base))
2412 {
2413 /* If bases are distinct symbolic constants, there is no overlap. */
2414 if (CONSTANT_P (xdata.base) && CONSTANT_P (ydata.base))
2415 return 1;
2416 /* Constants and stack slots never overlap. */
2417 if (CONSTANT_P (xdata.base)
2418 && (ydata.base == frame_pointer_rtx
2419 || ydata.base == hard_frame_pointer_rtx
2420 || ydata.base == stack_pointer_rtx))
2421 return 1;
2422 if (CONSTANT_P (ydata.base)
2423 && (xdata.base == frame_pointer_rtx
2424 || xdata.base == hard_frame_pointer_rtx
2425 || xdata.base == stack_pointer_rtx))
2426 return 1;
2427 /* If either base is variable, we don't know anything. */
2428 return 0;
2429 }
2430
2431 return (xdata.start >= ydata.end || ydata.start >= xdata.end);
2432 }
2433
2434 /* Similar, but calls decompose. */
2435
2436 int
2437 safe_from_earlyclobber (rtx op, rtx clobber)
2438 {
2439 struct decomposition early_data;
2440
2441 early_data = decompose (clobber);
2442 return immune_p (op, clobber, early_data);
2443 }
2444 \f
2445 /* Main entry point of this file: search the body of INSN
2446 for values that need reloading and record them with push_reload.
2447 REPLACE nonzero means record also where the values occur
2448 so that subst_reloads can be used.
2449
2450 IND_LEVELS says how many levels of indirection are supported by this
2451 machine; a value of zero means that a memory reference is not a valid
2452 memory address.
2453
2454 LIVE_KNOWN says we have valid information about which hard
2455 regs are live at each point in the program; this is true when
2456 we are called from global_alloc but false when stupid register
2457 allocation has been done.
2458
2459 RELOAD_REG_P if nonzero is a vector indexed by hard reg number
2460 which is nonnegative if the reg has been commandeered for reloading into.
2461 It is copied into STATIC_RELOAD_REG_P and referenced from there
2462 by various subroutines.
2463
2464 Return TRUE if some operands need to be changed, because of swapping
2465 commutative operands, reg_equiv_address substitution, or whatever. */
2466
2467 int
2468 find_reloads (rtx insn, int replace, int ind_levels, int live_known,
2469 short *reload_reg_p)
2470 {
2471 int insn_code_number;
2472 int i, j;
2473 int noperands;
2474 /* These start out as the constraints for the insn
2475 and they are chewed up as we consider alternatives. */
2476 char *constraints[MAX_RECOG_OPERANDS];
2477 /* These are the preferred classes for an operand, or NO_REGS if it isn't
2478 a register. */
2479 enum reg_class preferred_class[MAX_RECOG_OPERANDS];
2480 char pref_or_nothing[MAX_RECOG_OPERANDS];
2481 /* Nonzero for a MEM operand whose entire address needs a reload. */
2482 int address_reloaded[MAX_RECOG_OPERANDS];
2483 /* Nonzero for an address operand that needs to be completely reloaded. */
2484 int address_operand_reloaded[MAX_RECOG_OPERANDS];
2485 /* Value of enum reload_type to use for operand. */
2486 enum reload_type operand_type[MAX_RECOG_OPERANDS];
2487 /* Value of enum reload_type to use within address of operand. */
2488 enum reload_type address_type[MAX_RECOG_OPERANDS];
2489 /* Save the usage of each operand. */
2490 enum reload_usage { RELOAD_READ, RELOAD_READ_WRITE, RELOAD_WRITE } modified[MAX_RECOG_OPERANDS];
2491 int no_input_reloads = 0, no_output_reloads = 0;
2492 int n_alternatives;
2493 int this_alternative[MAX_RECOG_OPERANDS];
2494 char this_alternative_match_win[MAX_RECOG_OPERANDS];
2495 char this_alternative_win[MAX_RECOG_OPERANDS];
2496 char this_alternative_offmemok[MAX_RECOG_OPERANDS];
2497 char this_alternative_earlyclobber[MAX_RECOG_OPERANDS];
2498 int this_alternative_matches[MAX_RECOG_OPERANDS];
2499 int swapped;
2500 int goal_alternative[MAX_RECOG_OPERANDS];
2501 int this_alternative_number;
2502 int goal_alternative_number = 0;
2503 int operand_reloadnum[MAX_RECOG_OPERANDS];
2504 int goal_alternative_matches[MAX_RECOG_OPERANDS];
2505 int goal_alternative_matched[MAX_RECOG_OPERANDS];
2506 char goal_alternative_match_win[MAX_RECOG_OPERANDS];
2507 char goal_alternative_win[MAX_RECOG_OPERANDS];
2508 char goal_alternative_offmemok[MAX_RECOG_OPERANDS];
2509 char goal_alternative_earlyclobber[MAX_RECOG_OPERANDS];
2510 int goal_alternative_swapped;
2511 int best;
2512 int commutative;
2513 char operands_match[MAX_RECOG_OPERANDS][MAX_RECOG_OPERANDS];
2514 rtx substed_operand[MAX_RECOG_OPERANDS];
2515 rtx body = PATTERN (insn);
2516 rtx set = single_set (insn);
2517 int goal_earlyclobber = 0, this_earlyclobber;
2518 enum machine_mode operand_mode[MAX_RECOG_OPERANDS];
2519 int retval = 0;
2520
2521 this_insn = insn;
2522 n_reloads = 0;
2523 n_replacements = 0;
2524 n_earlyclobbers = 0;
2525 replace_reloads = replace;
2526 hard_regs_live_known = live_known;
2527 static_reload_reg_p = reload_reg_p;
2528
2529 /* JUMP_INSNs and CALL_INSNs are not allowed to have any output reloads;
2530 neither are insns that SET cc0. Insns that use CC0 are not allowed
2531 to have any input reloads. */
2532 if (GET_CODE (insn) == JUMP_INSN || GET_CODE (insn) == CALL_INSN)
2533 no_output_reloads = 1;
2534
2535 #ifdef HAVE_cc0
2536 if (reg_referenced_p (cc0_rtx, PATTERN (insn)))
2537 no_input_reloads = 1;
2538 if (reg_set_p (cc0_rtx, PATTERN (insn)))
2539 no_output_reloads = 1;
2540 #endif
2541
2542 #ifdef SECONDARY_MEMORY_NEEDED
2543 /* The eliminated forms of any secondary memory locations are per-insn, so
2544 clear them out here. */
2545
2546 if (secondary_memlocs_elim_used)
2547 {
2548 memset (secondary_memlocs_elim, 0,
2549 sizeof (secondary_memlocs_elim[0]) * secondary_memlocs_elim_used);
2550 secondary_memlocs_elim_used = 0;
2551 }
2552 #endif
2553
2554 /* Dispose quickly of (set (reg..) (reg..)) if both have hard regs and it
2555 is cheap to move between them. If it is not, there may not be an insn
2556 to do the copy, so we may need a reload. */
2557 if (GET_CODE (body) == SET
2558 && GET_CODE (SET_DEST (body)) == REG
2559 && REGNO (SET_DEST (body)) < FIRST_PSEUDO_REGISTER
2560 && GET_CODE (SET_SRC (body)) == REG
2561 && REGNO (SET_SRC (body)) < FIRST_PSEUDO_REGISTER
2562 && REGISTER_MOVE_COST (GET_MODE (SET_SRC (body)),
2563 REGNO_REG_CLASS (REGNO (SET_SRC (body))),
2564 REGNO_REG_CLASS (REGNO (SET_DEST (body)))) == 2)
2565 return 0;
2566
2567 extract_insn (insn);
2568
2569 noperands = reload_n_operands = recog_data.n_operands;
2570 n_alternatives = recog_data.n_alternatives;
2571
2572 /* Just return "no reloads" if insn has no operands with constraints. */
2573 if (noperands == 0 || n_alternatives == 0)
2574 return 0;
2575
2576 insn_code_number = INSN_CODE (insn);
2577 this_insn_is_asm = insn_code_number < 0;
2578
2579 memcpy (operand_mode, recog_data.operand_mode,
2580 noperands * sizeof (enum machine_mode));
2581 memcpy (constraints, recog_data.constraints, noperands * sizeof (char *));
2582
2583 commutative = -1;
2584
2585 /* If we will need to know, later, whether some pair of operands
2586 are the same, we must compare them now and save the result.
2587 Reloading the base and index registers will clobber them
2588 and afterward they will fail to match. */
2589
2590 for (i = 0; i < noperands; i++)
2591 {
2592 char *p;
2593 int c;
2594
2595 substed_operand[i] = recog_data.operand[i];
2596 p = constraints[i];
2597
2598 modified[i] = RELOAD_READ;
2599
2600 /* Scan this operand's constraint to see if it is an output operand,
2601 an in-out operand, is commutative, or should match another. */
2602
2603 while ((c = *p))
2604 {
2605 p += CONSTRAINT_LEN (c, p);
2606 if (c == '=')
2607 modified[i] = RELOAD_WRITE;
2608 else if (c == '+')
2609 modified[i] = RELOAD_READ_WRITE;
2610 else if (c == '%')
2611 {
2612 /* The last operand should not be marked commutative. */
2613 if (i == noperands - 1)
2614 abort ();
2615
2616 /* We currently only support one commutative pair of
2617 operands. Some existing asm code currently uses more
2618 than one pair. Previously, that would usually work,
2619 but sometimes it would crash the compiler. We
2620 continue supporting that case as well as we can by
2621 silently ignoring all but the first pair. In the
2622 future we may handle it correctly. */
2623 if (commutative < 0)
2624 commutative = i;
2625 else if (!this_insn_is_asm)
2626 abort ();
2627 }
2628 else if (ISDIGIT (c))
2629 {
2630 c = strtoul (p - 1, &p, 10);
2631
2632 operands_match[c][i]
2633 = operands_match_p (recog_data.operand[c],
2634 recog_data.operand[i]);
2635
2636 /* An operand may not match itself. */
2637 if (c == i)
2638 abort ();
2639
2640 /* If C can be commuted with C+1, and C might need to match I,
2641 then C+1 might also need to match I. */
2642 if (commutative >= 0)
2643 {
2644 if (c == commutative || c == commutative + 1)
2645 {
2646 int other = c + (c == commutative ? 1 : -1);
2647 operands_match[other][i]
2648 = operands_match_p (recog_data.operand[other],
2649 recog_data.operand[i]);
2650 }
2651 if (i == commutative || i == commutative + 1)
2652 {
2653 int other = i + (i == commutative ? 1 : -1);
2654 operands_match[c][other]
2655 = operands_match_p (recog_data.operand[c],
2656 recog_data.operand[other]);
2657 }
2658 /* Note that C is supposed to be less than I.
2659 No need to consider altering both C and I because in
2660 that case we would alter one into the other. */
2661 }
2662 }
2663 }
2664 }
2665
2666 /* Examine each operand that is a memory reference or memory address
2667 and reload parts of the addresses into index registers.
2668 Also here any references to pseudo regs that didn't get hard regs
2669 but are equivalent to constants get replaced in the insn itself
2670 with those constants. Nobody will ever see them again.
2671
2672 Finally, set up the preferred classes of each operand. */
2673
2674 for (i = 0; i < noperands; i++)
2675 {
2676 RTX_CODE code = GET_CODE (recog_data.operand[i]);
2677
2678 address_reloaded[i] = 0;
2679 address_operand_reloaded[i] = 0;
2680 operand_type[i] = (modified[i] == RELOAD_READ ? RELOAD_FOR_INPUT
2681 : modified[i] == RELOAD_WRITE ? RELOAD_FOR_OUTPUT
2682 : RELOAD_OTHER);
2683 address_type[i]
2684 = (modified[i] == RELOAD_READ ? RELOAD_FOR_INPUT_ADDRESS
2685 : modified[i] == RELOAD_WRITE ? RELOAD_FOR_OUTPUT_ADDRESS
2686 : RELOAD_OTHER);
2687
2688 if (*constraints[i] == 0)
2689 /* Ignore things like match_operator operands. */
2690 ;
2691 else if (constraints[i][0] == 'p'
2692 || EXTRA_ADDRESS_CONSTRAINT (constraints[i][0], constraints[i]))
2693 {
2694 address_operand_reloaded[i]
2695 = find_reloads_address (recog_data.operand_mode[i], (rtx*) 0,
2696 recog_data.operand[i],
2697 recog_data.operand_loc[i],
2698 i, operand_type[i], ind_levels, insn);
2699
2700 /* If we now have a simple operand where we used to have a
2701 PLUS or MULT, re-recognize and try again. */
2702 if ((GET_RTX_CLASS (GET_CODE (*recog_data.operand_loc[i])) == 'o'
2703 || GET_CODE (*recog_data.operand_loc[i]) == SUBREG)
2704 && (GET_CODE (recog_data.operand[i]) == MULT
2705 || GET_CODE (recog_data.operand[i]) == PLUS))
2706 {
2707 INSN_CODE (insn) = -1;
2708 retval = find_reloads (insn, replace, ind_levels, live_known,
2709 reload_reg_p);
2710 return retval;
2711 }
2712
2713 recog_data.operand[i] = *recog_data.operand_loc[i];
2714 substed_operand[i] = recog_data.operand[i];
2715
2716 /* Address operands are reloaded in their existing mode,
2717 no matter what is specified in the machine description. */
2718 operand_mode[i] = GET_MODE (recog_data.operand[i]);
2719 }
2720 else if (code == MEM)
2721 {
2722 address_reloaded[i]
2723 = find_reloads_address (GET_MODE (recog_data.operand[i]),
2724 recog_data.operand_loc[i],
2725 XEXP (recog_data.operand[i], 0),
2726 &XEXP (recog_data.operand[i], 0),
2727 i, address_type[i], ind_levels, insn);
2728 recog_data.operand[i] = *recog_data.operand_loc[i];
2729 substed_operand[i] = recog_data.operand[i];
2730 }
2731 else if (code == SUBREG)
2732 {
2733 rtx reg = SUBREG_REG (recog_data.operand[i]);
2734 rtx op
2735 = find_reloads_toplev (recog_data.operand[i], i, address_type[i],
2736 ind_levels,
2737 set != 0
2738 && &SET_DEST (set) == recog_data.operand_loc[i],
2739 insn,
2740 &address_reloaded[i]);
2741
2742 /* If we made a MEM to load (a part of) the stackslot of a pseudo
2743 that didn't get a hard register, emit a USE with a REG_EQUAL
2744 note in front so that we might inherit a previous, possibly
2745 wider reload. */
2746
2747 if (replace
2748 && GET_CODE (op) == MEM
2749 && GET_CODE (reg) == REG
2750 && (GET_MODE_SIZE (GET_MODE (reg))
2751 >= GET_MODE_SIZE (GET_MODE (op))))
2752 set_unique_reg_note (emit_insn_before (gen_rtx_USE (VOIDmode, reg),
2753 insn),
2754 REG_EQUAL, reg_equiv_memory_loc[REGNO (reg)]);
2755
2756 substed_operand[i] = recog_data.operand[i] = op;
2757 }
2758 else if (code == PLUS || GET_RTX_CLASS (code) == '1')
2759 /* We can get a PLUS as an "operand" as a result of register
2760 elimination. See eliminate_regs and gen_reload. We handle
2761 a unary operator by reloading the operand. */
2762 substed_operand[i] = recog_data.operand[i]
2763 = find_reloads_toplev (recog_data.operand[i], i, address_type[i],
2764 ind_levels, 0, insn,
2765 &address_reloaded[i]);
2766 else if (code == REG)
2767 {
2768 /* This is equivalent to calling find_reloads_toplev.
2769 The code is duplicated for speed.
2770 When we find a pseudo always equivalent to a constant,
2771 we replace it by the constant. We must be sure, however,
2772 that we don't try to replace it in the insn in which it
2773 is being set. */
2774 int regno = REGNO (recog_data.operand[i]);
2775 if (reg_equiv_constant[regno] != 0
2776 && (set == 0 || &SET_DEST (set) != recog_data.operand_loc[i]))
2777 {
2778 /* Record the existing mode so that the check if constants are
2779 allowed will work when operand_mode isn't specified. */
2780
2781 if (operand_mode[i] == VOIDmode)
2782 operand_mode[i] = GET_MODE (recog_data.operand[i]);
2783
2784 substed_operand[i] = recog_data.operand[i]
2785 = reg_equiv_constant[regno];
2786 }
2787 if (reg_equiv_memory_loc[regno] != 0
2788 && (reg_equiv_address[regno] != 0 || num_not_at_initial_offset))
2789 /* We need not give a valid is_set_dest argument since the case
2790 of a constant equivalence was checked above. */
2791 substed_operand[i] = recog_data.operand[i]
2792 = find_reloads_toplev (recog_data.operand[i], i, address_type[i],
2793 ind_levels, 0, insn,
2794 &address_reloaded[i]);
2795 }
2796 /* If the operand is still a register (we didn't replace it with an
2797 equivalent), get the preferred class to reload it into. */
2798 code = GET_CODE (recog_data.operand[i]);
2799 preferred_class[i]
2800 = ((code == REG && REGNO (recog_data.operand[i])
2801 >= FIRST_PSEUDO_REGISTER)
2802 ? reg_preferred_class (REGNO (recog_data.operand[i]))
2803 : NO_REGS);
2804 pref_or_nothing[i]
2805 = (code == REG
2806 && REGNO (recog_data.operand[i]) >= FIRST_PSEUDO_REGISTER
2807 && reg_alternate_class (REGNO (recog_data.operand[i])) == NO_REGS);
2808 }
2809
2810 /* If this is simply a copy from operand 1 to operand 0, merge the
2811 preferred classes for the operands. */
2812 if (set != 0 && noperands >= 2 && recog_data.operand[0] == SET_DEST (set)
2813 && recog_data.operand[1] == SET_SRC (set))
2814 {
2815 preferred_class[0] = preferred_class[1]
2816 = reg_class_subunion[(int) preferred_class[0]][(int) preferred_class[1]];
2817 pref_or_nothing[0] |= pref_or_nothing[1];
2818 pref_or_nothing[1] |= pref_or_nothing[0];
2819 }
2820
2821 /* Now see what we need for pseudo-regs that didn't get hard regs
2822 or got the wrong kind of hard reg. For this, we must consider
2823 all the operands together against the register constraints. */
2824
2825 best = MAX_RECOG_OPERANDS * 2 + 600;
2826
2827 swapped = 0;
2828 goal_alternative_swapped = 0;
2829 try_swapped:
2830
2831 /* The constraints are made of several alternatives.
2832 Each operand's constraint looks like foo,bar,... with commas
2833 separating the alternatives. The first alternatives for all
2834 operands go together, the second alternatives go together, etc.
2835
2836 First loop over alternatives. */
2837
2838 for (this_alternative_number = 0;
2839 this_alternative_number < n_alternatives;
2840 this_alternative_number++)
2841 {
2842 /* Loop over operands for one constraint alternative. */
2843 /* LOSERS counts those that don't fit this alternative
2844 and would require loading. */
2845 int losers = 0;
2846 /* BAD is set to 1 if it some operand can't fit this alternative
2847 even after reloading. */
2848 int bad = 0;
2849 /* REJECT is a count of how undesirable this alternative says it is
2850 if any reloading is required. If the alternative matches exactly
2851 then REJECT is ignored, but otherwise it gets this much
2852 counted against it in addition to the reloading needed. Each
2853 ? counts three times here since we want the disparaging caused by
2854 a bad register class to only count 1/3 as much. */
2855 int reject = 0;
2856
2857 this_earlyclobber = 0;
2858
2859 for (i = 0; i < noperands; i++)
2860 {
2861 char *p = constraints[i];
2862 char *end;
2863 int len;
2864 int win = 0;
2865 int did_match = 0;
2866 /* 0 => this operand can be reloaded somehow for this alternative. */
2867 int badop = 1;
2868 /* 0 => this operand can be reloaded if the alternative allows regs. */
2869 int winreg = 0;
2870 int c;
2871 int m;
2872 rtx operand = recog_data.operand[i];
2873 int offset = 0;
2874 /* Nonzero means this is a MEM that must be reloaded into a reg
2875 regardless of what the constraint says. */
2876 int force_reload = 0;
2877 int offmemok = 0;
2878 /* Nonzero if a constant forced into memory would be OK for this
2879 operand. */
2880 int constmemok = 0;
2881 int earlyclobber = 0;
2882
2883 /* If the predicate accepts a unary operator, it means that
2884 we need to reload the operand, but do not do this for
2885 match_operator and friends. */
2886 if (GET_RTX_CLASS (GET_CODE (operand)) == '1' && *p != 0)
2887 operand = XEXP (operand, 0);
2888
2889 /* If the operand is a SUBREG, extract
2890 the REG or MEM (or maybe even a constant) within.
2891 (Constants can occur as a result of reg_equiv_constant.) */
2892
2893 while (GET_CODE (operand) == SUBREG)
2894 {
2895 /* Offset only matters when operand is a REG and
2896 it is a hard reg. This is because it is passed
2897 to reg_fits_class_p if it is a REG and all pseudos
2898 return 0 from that function. */
2899 if (GET_CODE (SUBREG_REG (operand)) == REG
2900 && REGNO (SUBREG_REG (operand)) < FIRST_PSEUDO_REGISTER)
2901 {
2902 if (!subreg_offset_representable_p
2903 (REGNO (SUBREG_REG (operand)),
2904 GET_MODE (SUBREG_REG (operand)),
2905 SUBREG_BYTE (operand),
2906 GET_MODE (operand)))
2907 force_reload = 1;
2908 offset += subreg_regno_offset (REGNO (SUBREG_REG (operand)),
2909 GET_MODE (SUBREG_REG (operand)),
2910 SUBREG_BYTE (operand),
2911 GET_MODE (operand));
2912 }
2913 operand = SUBREG_REG (operand);
2914 /* Force reload if this is a constant or PLUS or if there may
2915 be a problem accessing OPERAND in the outer mode. */
2916 if (CONSTANT_P (operand)
2917 || GET_CODE (operand) == PLUS
2918 /* We must force a reload of paradoxical SUBREGs
2919 of a MEM because the alignment of the inner value
2920 may not be enough to do the outer reference. On
2921 big-endian machines, it may also reference outside
2922 the object.
2923
2924 On machines that extend byte operations and we have a
2925 SUBREG where both the inner and outer modes are no wider
2926 than a word and the inner mode is narrower, is integral,
2927 and gets extended when loaded from memory, combine.c has
2928 made assumptions about the behavior of the machine in such
2929 register access. If the data is, in fact, in memory we
2930 must always load using the size assumed to be in the
2931 register and let the insn do the different-sized
2932 accesses.
2933
2934 This is doubly true if WORD_REGISTER_OPERATIONS. In
2935 this case eliminate_regs has left non-paradoxical
2936 subregs for push_reload to see. Make sure it does
2937 by forcing the reload.
2938
2939 ??? When is it right at this stage to have a subreg
2940 of a mem that is _not_ to be handled specially? IMO
2941 those should have been reduced to just a mem. */
2942 || ((GET_CODE (operand) == MEM
2943 || (GET_CODE (operand)== REG
2944 && REGNO (operand) >= FIRST_PSEUDO_REGISTER))
2945 #ifndef WORD_REGISTER_OPERATIONS
2946 && (((GET_MODE_BITSIZE (GET_MODE (operand))
2947 < BIGGEST_ALIGNMENT)
2948 && (GET_MODE_SIZE (operand_mode[i])
2949 > GET_MODE_SIZE (GET_MODE (operand))))
2950 || (GET_CODE (operand) == MEM && BYTES_BIG_ENDIAN)
2951 #ifdef LOAD_EXTEND_OP
2952 || (GET_MODE_SIZE (operand_mode[i]) <= UNITS_PER_WORD
2953 && (GET_MODE_SIZE (GET_MODE (operand))
2954 <= UNITS_PER_WORD)
2955 && (GET_MODE_SIZE (operand_mode[i])
2956 > GET_MODE_SIZE (GET_MODE (operand)))
2957 && INTEGRAL_MODE_P (GET_MODE (operand))
2958 && LOAD_EXTEND_OP (GET_MODE (operand)) != NIL)
2959 #endif
2960 )
2961 #endif
2962 )
2963 )
2964 force_reload = 1;
2965 }
2966
2967 this_alternative[i] = (int) NO_REGS;
2968 this_alternative_win[i] = 0;
2969 this_alternative_match_win[i] = 0;
2970 this_alternative_offmemok[i] = 0;
2971 this_alternative_earlyclobber[i] = 0;
2972 this_alternative_matches[i] = -1;
2973
2974 /* An empty constraint or empty alternative
2975 allows anything which matched the pattern. */
2976 if (*p == 0 || *p == ',')
2977 win = 1, badop = 0;
2978
2979 /* Scan this alternative's specs for this operand;
2980 set WIN if the operand fits any letter in this alternative.
2981 Otherwise, clear BADOP if this operand could
2982 fit some letter after reloads,
2983 or set WINREG if this operand could fit after reloads
2984 provided the constraint allows some registers. */
2985
2986 do
2987 switch ((c = *p, len = CONSTRAINT_LEN (c, p)), c)
2988 {
2989 case '\0':
2990 len = 0;
2991 break;
2992 case ',':
2993 c = '\0';
2994 break;
2995
2996 case '=': case '+': case '*':
2997 break;
2998
2999 case '%':
3000 /* We only support one commutative marker, the first
3001 one. We already set commutative above. */
3002 break;
3003
3004 case '?':
3005 reject += 6;
3006 break;
3007
3008 case '!':
3009 reject = 600;
3010 break;
3011
3012 case '#':
3013 /* Ignore rest of this alternative as far as
3014 reloading is concerned. */
3015 do
3016 p++;
3017 while (*p && *p != ',');
3018 len = 0;
3019 break;
3020
3021 case '0': case '1': case '2': case '3': case '4':
3022 case '5': case '6': case '7': case '8': case '9':
3023 m = strtoul (p, &end, 10);
3024 p = end;
3025 len = 0;
3026
3027 this_alternative_matches[i] = m;
3028 /* We are supposed to match a previous operand.
3029 If we do, we win if that one did.
3030 If we do not, count both of the operands as losers.
3031 (This is too conservative, since most of the time
3032 only a single reload insn will be needed to make
3033 the two operands win. As a result, this alternative
3034 may be rejected when it is actually desirable.) */
3035 if ((swapped && (m != commutative || i != commutative + 1))
3036 /* If we are matching as if two operands were swapped,
3037 also pretend that operands_match had been computed
3038 with swapped.
3039 But if I is the second of those and C is the first,
3040 don't exchange them, because operands_match is valid
3041 only on one side of its diagonal. */
3042 ? (operands_match
3043 [(m == commutative || m == commutative + 1)
3044 ? 2 * commutative + 1 - m : m]
3045 [(i == commutative || i == commutative + 1)
3046 ? 2 * commutative + 1 - i : i])
3047 : operands_match[m][i])
3048 {
3049 /* If we are matching a non-offsettable address where an
3050 offsettable address was expected, then we must reject
3051 this combination, because we can't reload it. */
3052 if (this_alternative_offmemok[m]
3053 && GET_CODE (recog_data.operand[m]) == MEM
3054 && this_alternative[m] == (int) NO_REGS
3055 && ! this_alternative_win[m])
3056 bad = 1;
3057
3058 did_match = this_alternative_win[m];
3059 }
3060 else
3061 {
3062 /* Operands don't match. */
3063 rtx value;
3064 /* Retroactively mark the operand we had to match
3065 as a loser, if it wasn't already. */
3066 if (this_alternative_win[m])
3067 losers++;
3068 this_alternative_win[m] = 0;
3069 if (this_alternative[m] == (int) NO_REGS)
3070 bad = 1;
3071 /* But count the pair only once in the total badness of
3072 this alternative, if the pair can be a dummy reload. */
3073 value
3074 = find_dummy_reload (recog_data.operand[i],
3075 recog_data.operand[m],
3076 recog_data.operand_loc[i],
3077 recog_data.operand_loc[m],
3078 operand_mode[i], operand_mode[m],
3079 this_alternative[m], -1,
3080 this_alternative_earlyclobber[m]);
3081
3082 if (value != 0)
3083 losers--;
3084 }
3085 /* This can be fixed with reloads if the operand
3086 we are supposed to match can be fixed with reloads. */
3087 badop = 0;
3088 this_alternative[i] = this_alternative[m];
3089
3090 /* If we have to reload this operand and some previous
3091 operand also had to match the same thing as this
3092 operand, we don't know how to do that. So reject this
3093 alternative. */
3094 if (! did_match || force_reload)
3095 for (j = 0; j < i; j++)
3096 if (this_alternative_matches[j]
3097 == this_alternative_matches[i])
3098 badop = 1;
3099 break;
3100
3101 case 'p':
3102 /* All necessary reloads for an address_operand
3103 were handled in find_reloads_address. */
3104 this_alternative[i] = (int) MODE_BASE_REG_CLASS (VOIDmode);
3105 win = 1;
3106 badop = 0;
3107 break;
3108
3109 case 'm':
3110 if (force_reload)
3111 break;
3112 if (GET_CODE (operand) == MEM
3113 || (GET_CODE (operand) == REG
3114 && REGNO (operand) >= FIRST_PSEUDO_REGISTER
3115 && reg_renumber[REGNO (operand)] < 0))
3116 win = 1;
3117 if (CONSTANT_P (operand)
3118 /* force_const_mem does not accept HIGH. */
3119 && GET_CODE (operand) != HIGH)
3120 badop = 0;
3121 constmemok = 1;
3122 break;
3123
3124 case '<':
3125 if (GET_CODE (operand) == MEM
3126 && ! address_reloaded[i]
3127 && (GET_CODE (XEXP (operand, 0)) == PRE_DEC
3128 || GET_CODE (XEXP (operand, 0)) == POST_DEC))
3129 win = 1;
3130 break;
3131
3132 case '>':
3133 if (GET_CODE (operand) == MEM
3134 && ! address_reloaded[i]
3135 && (GET_CODE (XEXP (operand, 0)) == PRE_INC
3136 || GET_CODE (XEXP (operand, 0)) == POST_INC))
3137 win = 1;
3138 break;
3139
3140 /* Memory operand whose address is not offsettable. */
3141 case 'V':
3142 if (force_reload)
3143 break;
3144 if (GET_CODE (operand) == MEM
3145 && ! (ind_levels ? offsettable_memref_p (operand)
3146 : offsettable_nonstrict_memref_p (operand))
3147 /* Certain mem addresses will become offsettable
3148 after they themselves are reloaded. This is important;
3149 we don't want our own handling of unoffsettables
3150 to override the handling of reg_equiv_address. */
3151 && !(GET_CODE (XEXP (operand, 0)) == REG
3152 && (ind_levels == 0
3153 || reg_equiv_address[REGNO (XEXP (operand, 0))] != 0)))
3154 win = 1;
3155 break;
3156
3157 /* Memory operand whose address is offsettable. */
3158 case 'o':
3159 if (force_reload)
3160 break;
3161 if ((GET_CODE (operand) == MEM
3162 /* If IND_LEVELS, find_reloads_address won't reload a
3163 pseudo that didn't get a hard reg, so we have to
3164 reject that case. */
3165 && ((ind_levels ? offsettable_memref_p (operand)
3166 : offsettable_nonstrict_memref_p (operand))
3167 /* A reloaded address is offsettable because it is now
3168 just a simple register indirect. */
3169 || address_reloaded[i]))
3170 || (GET_CODE (operand) == REG
3171 && REGNO (operand) >= FIRST_PSEUDO_REGISTER
3172 && reg_renumber[REGNO (operand)] < 0
3173 /* If reg_equiv_address is nonzero, we will be
3174 loading it into a register; hence it will be
3175 offsettable, but we cannot say that reg_equiv_mem
3176 is offsettable without checking. */
3177 && ((reg_equiv_mem[REGNO (operand)] != 0
3178 && offsettable_memref_p (reg_equiv_mem[REGNO (operand)]))
3179 || (reg_equiv_address[REGNO (operand)] != 0))))
3180 win = 1;
3181 /* force_const_mem does not accept HIGH. */
3182 if ((CONSTANT_P (operand) && GET_CODE (operand) != HIGH)
3183 || GET_CODE (operand) == MEM)
3184 badop = 0;
3185 constmemok = 1;
3186 offmemok = 1;
3187 break;
3188
3189 case '&':
3190 /* Output operand that is stored before the need for the
3191 input operands (and their index registers) is over. */
3192 earlyclobber = 1, this_earlyclobber = 1;
3193 break;
3194
3195 case 'E':
3196 case 'F':
3197 if (GET_CODE (operand) == CONST_DOUBLE
3198 || (GET_CODE (operand) == CONST_VECTOR
3199 && (GET_MODE_CLASS (GET_MODE (operand))
3200 == MODE_VECTOR_FLOAT)))
3201 win = 1;
3202 break;
3203
3204 case 'G':
3205 case 'H':
3206 if (GET_CODE (operand) == CONST_DOUBLE
3207 && CONST_DOUBLE_OK_FOR_CONSTRAINT_P (operand, c, p))
3208 win = 1;
3209 break;
3210
3211 case 's':
3212 if (GET_CODE (operand) == CONST_INT
3213 || (GET_CODE (operand) == CONST_DOUBLE
3214 && GET_MODE (operand) == VOIDmode))
3215 break;
3216 case 'i':
3217 if (CONSTANT_P (operand)
3218 #ifdef LEGITIMATE_PIC_OPERAND_P
3219 && (! flag_pic || LEGITIMATE_PIC_OPERAND_P (operand))
3220 #endif
3221 )
3222 win = 1;
3223 break;
3224
3225 case 'n':
3226 if (GET_CODE (operand) == CONST_INT
3227 || (GET_CODE (operand) == CONST_DOUBLE
3228 && GET_MODE (operand) == VOIDmode))
3229 win = 1;
3230 break;
3231
3232 case 'I':
3233 case 'J':
3234 case 'K':
3235 case 'L':
3236 case 'M':
3237 case 'N':
3238 case 'O':
3239 case 'P':
3240 if (GET_CODE (operand) == CONST_INT
3241 && CONST_OK_FOR_CONSTRAINT_P (INTVAL (operand), c, p))
3242 win = 1;
3243 break;
3244
3245 case 'X':
3246 win = 1;
3247 break;
3248
3249 case 'g':
3250 if (! force_reload
3251 /* A PLUS is never a valid operand, but reload can make
3252 it from a register when eliminating registers. */
3253 && GET_CODE (operand) != PLUS
3254 /* A SCRATCH is not a valid operand. */
3255 && GET_CODE (operand) != SCRATCH
3256 #ifdef LEGITIMATE_PIC_OPERAND_P
3257 && (! CONSTANT_P (operand)
3258 || ! flag_pic
3259 || LEGITIMATE_PIC_OPERAND_P (operand))
3260 #endif
3261 && (GENERAL_REGS == ALL_REGS
3262 || GET_CODE (operand) != REG
3263 || (REGNO (operand) >= FIRST_PSEUDO_REGISTER
3264 && reg_renumber[REGNO (operand)] < 0)))
3265 win = 1;
3266 /* Drop through into 'r' case. */
3267
3268 case 'r':
3269 this_alternative[i]
3270 = (int) reg_class_subunion[this_alternative[i]][(int) GENERAL_REGS];
3271 goto reg;
3272
3273 default:
3274 if (REG_CLASS_FROM_CONSTRAINT (c, p) == NO_REGS)
3275 {
3276 #ifdef EXTRA_CONSTRAINT_STR
3277 if (EXTRA_MEMORY_CONSTRAINT (c, p))
3278 {
3279 if (force_reload)
3280 break;
3281 if (EXTRA_CONSTRAINT_STR (operand, c, p))
3282 win = 1;
3283 /* If the address was already reloaded,
3284 we win as well. */
3285 else if (GET_CODE (operand) == MEM
3286 && address_reloaded[i])
3287 win = 1;
3288 /* Likewise if the address will be reloaded because
3289 reg_equiv_address is nonzero. For reg_equiv_mem
3290 we have to check. */
3291 else if (GET_CODE (operand) == REG
3292 && REGNO (operand) >= FIRST_PSEUDO_REGISTER
3293 && reg_renumber[REGNO (operand)] < 0
3294 && ((reg_equiv_mem[REGNO (operand)] != 0
3295 && EXTRA_CONSTRAINT_STR (reg_equiv_mem[REGNO (operand)], c, p))
3296 || (reg_equiv_address[REGNO (operand)] != 0)))
3297 win = 1;
3298
3299 /* If we didn't already win, we can reload
3300 constants via force_const_mem, and other
3301 MEMs by reloading the address like for 'o'. */
3302 if ((CONSTANT_P (operand) && GET_CODE (operand) != HIGH)
3303 || GET_CODE (operand) == MEM)
3304 badop = 0;
3305 constmemok = 1;
3306 offmemok = 1;
3307 break;
3308 }
3309 if (EXTRA_ADDRESS_CONSTRAINT (c, p))
3310 {
3311 if (EXTRA_CONSTRAINT_STR (operand, c, p))
3312 win = 1;
3313
3314 /* If we didn't already win, we can reload
3315 the address into a base register. */
3316 this_alternative[i] = (int) MODE_BASE_REG_CLASS (VOIDmode);
3317 badop = 0;
3318 break;
3319 }
3320
3321 if (EXTRA_CONSTRAINT_STR (operand, c, p))
3322 win = 1;
3323 #endif
3324 break;
3325 }
3326
3327 this_alternative[i]
3328 = (int) (reg_class_subunion
3329 [this_alternative[i]]
3330 [(int) REG_CLASS_FROM_CONSTRAINT (c, p)]);
3331 reg:
3332 if (GET_MODE (operand) == BLKmode)
3333 break;
3334 winreg = 1;
3335 if (GET_CODE (operand) == REG
3336 && reg_fits_class_p (operand, this_alternative[i],
3337 offset, GET_MODE (recog_data.operand[i])))
3338 win = 1;
3339 break;
3340 }
3341 while ((p += len), c);
3342
3343 constraints[i] = p;
3344
3345 /* If this operand could be handled with a reg,
3346 and some reg is allowed, then this operand can be handled. */
3347 if (winreg && this_alternative[i] != (int) NO_REGS)
3348 badop = 0;
3349
3350 /* Record which operands fit this alternative. */
3351 this_alternative_earlyclobber[i] = earlyclobber;
3352 if (win && ! force_reload)
3353 this_alternative_win[i] = 1;
3354 else if (did_match && ! force_reload)
3355 this_alternative_match_win[i] = 1;
3356 else
3357 {
3358 int const_to_mem = 0;
3359
3360 this_alternative_offmemok[i] = offmemok;
3361 losers++;
3362 if (badop)
3363 bad = 1;
3364 /* Alternative loses if it has no regs for a reg operand. */
3365 if (GET_CODE (operand) == REG
3366 && this_alternative[i] == (int) NO_REGS
3367 && this_alternative_matches[i] < 0)
3368 bad = 1;
3369
3370 /* If this is a constant that is reloaded into the desired
3371 class by copying it to memory first, count that as another
3372 reload. This is consistent with other code and is
3373 required to avoid choosing another alternative when
3374 the constant is moved into memory by this function on
3375 an early reload pass. Note that the test here is
3376 precisely the same as in the code below that calls
3377 force_const_mem. */
3378 if (CONSTANT_P (operand)
3379 /* force_const_mem does not accept HIGH. */
3380 && GET_CODE (operand) != HIGH
3381 && ((PREFERRED_RELOAD_CLASS (operand,
3382 (enum reg_class) this_alternative[i])
3383 == NO_REGS)
3384 || no_input_reloads)
3385 && operand_mode[i] != VOIDmode)
3386 {
3387 const_to_mem = 1;
3388 if (this_alternative[i] != (int) NO_REGS)
3389 losers++;
3390 }
3391
3392 /* If we can't reload this value at all, reject this
3393 alternative. Note that we could also lose due to
3394 LIMIT_RELOAD_RELOAD_CLASS, but we don't check that
3395 here. */
3396
3397 if (! CONSTANT_P (operand)
3398 && (enum reg_class) this_alternative[i] != NO_REGS
3399 && (PREFERRED_RELOAD_CLASS (operand,
3400 (enum reg_class) this_alternative[i])
3401 == NO_REGS))
3402 bad = 1;
3403
3404 /* Alternative loses if it requires a type of reload not
3405 permitted for this insn. We can always reload SCRATCH
3406 and objects with a REG_UNUSED note. */
3407 else if (GET_CODE (operand) != SCRATCH
3408 && modified[i] != RELOAD_READ && no_output_reloads
3409 && ! find_reg_note (insn, REG_UNUSED, operand))
3410 bad = 1;
3411 else if (modified[i] != RELOAD_WRITE && no_input_reloads
3412 && ! const_to_mem)
3413 bad = 1;
3414
3415 /* We prefer to reload pseudos over reloading other things,
3416 since such reloads may be able to be eliminated later.
3417 If we are reloading a SCRATCH, we won't be generating any
3418 insns, just using a register, so it is also preferred.
3419 So bump REJECT in other cases. Don't do this in the
3420 case where we are forcing a constant into memory and
3421 it will then win since we don't want to have a different
3422 alternative match then. */
3423 if (! (GET_CODE (operand) == REG
3424 && REGNO (operand) >= FIRST_PSEUDO_REGISTER)
3425 && GET_CODE (operand) != SCRATCH
3426 && ! (const_to_mem && constmemok))
3427 reject += 2;
3428
3429 /* Input reloads can be inherited more often than output
3430 reloads can be removed, so penalize output reloads. */
3431 if (operand_type[i] != RELOAD_FOR_INPUT
3432 && GET_CODE (operand) != SCRATCH)
3433 reject++;
3434 }
3435
3436 /* If this operand is a pseudo register that didn't get a hard
3437 reg and this alternative accepts some register, see if the
3438 class that we want is a subset of the preferred class for this
3439 register. If not, but it intersects that class, use the
3440 preferred class instead. If it does not intersect the preferred
3441 class, show that usage of this alternative should be discouraged;
3442 it will be discouraged more still if the register is `preferred
3443 or nothing'. We do this because it increases the chance of
3444 reusing our spill register in a later insn and avoiding a pair
3445 of memory stores and loads.
3446
3447 Don't bother with this if this alternative will accept this
3448 operand.
3449
3450 Don't do this for a multiword operand, since it is only a
3451 small win and has the risk of requiring more spill registers,
3452 which could cause a large loss.
3453
3454 Don't do this if the preferred class has only one register
3455 because we might otherwise exhaust the class. */
3456
3457 if (! win && ! did_match
3458 && this_alternative[i] != (int) NO_REGS
3459 && GET_MODE_SIZE (operand_mode[i]) <= UNITS_PER_WORD
3460 && reg_class_size[(int) preferred_class[i]] > 1)
3461 {
3462 if (! reg_class_subset_p (this_alternative[i],
3463 preferred_class[i]))
3464 {
3465 /* Since we don't have a way of forming the intersection,
3466 we just do something special if the preferred class
3467 is a subset of the class we have; that's the most
3468 common case anyway. */
3469 if (reg_class_subset_p (preferred_class[i],
3470 this_alternative[i]))
3471 this_alternative[i] = (int) preferred_class[i];
3472 else
3473 reject += (2 + 2 * pref_or_nothing[i]);
3474 }
3475 }
3476 }
3477
3478 /* Now see if any output operands that are marked "earlyclobber"
3479 in this alternative conflict with any input operands
3480 or any memory addresses. */
3481
3482 for (i = 0; i < noperands; i++)
3483 if (this_alternative_earlyclobber[i]
3484 && (this_alternative_win[i] || this_alternative_match_win[i]))
3485 {
3486 struct decomposition early_data;
3487
3488 early_data = decompose (recog_data.operand[i]);
3489
3490 if (modified[i] == RELOAD_READ)
3491 abort ();
3492
3493 if (this_alternative[i] == NO_REGS)
3494 {
3495 this_alternative_earlyclobber[i] = 0;
3496 if (this_insn_is_asm)
3497 error_for_asm (this_insn,
3498 "`&' constraint used with no register class");
3499 else
3500 abort ();
3501 }
3502
3503 for (j = 0; j < noperands; j++)
3504 /* Is this an input operand or a memory ref? */
3505 if ((GET_CODE (recog_data.operand[j]) == MEM
3506 || modified[j] != RELOAD_WRITE)
3507 && j != i
3508 /* Ignore things like match_operator operands. */
3509 && *recog_data.constraints[j] != 0
3510 /* Don't count an input operand that is constrained to match
3511 the early clobber operand. */
3512 && ! (this_alternative_matches[j] == i
3513 && rtx_equal_p (recog_data.operand[i],
3514 recog_data.operand[j]))
3515 /* Is it altered by storing the earlyclobber operand? */
3516 && !immune_p (recog_data.operand[j], recog_data.operand[i],
3517 early_data))
3518 {
3519 /* If the output is in a single-reg class,
3520 it's costly to reload it, so reload the input instead. */
3521 if (reg_class_size[this_alternative[i]] == 1
3522 && (GET_CODE (recog_data.operand[j]) == REG
3523 || GET_CODE (recog_data.operand[j]) == SUBREG))
3524 {
3525 losers++;
3526 this_alternative_win[j] = 0;
3527 this_alternative_match_win[j] = 0;
3528 }
3529 else
3530 break;
3531 }
3532 /* If an earlyclobber operand conflicts with something,
3533 it must be reloaded, so request this and count the cost. */
3534 if (j != noperands)
3535 {
3536 losers++;
3537 this_alternative_win[i] = 0;
3538 this_alternative_match_win[j] = 0;
3539 for (j = 0; j < noperands; j++)
3540 if (this_alternative_matches[j] == i
3541 && this_alternative_match_win[j])
3542 {
3543 this_alternative_win[j] = 0;
3544 this_alternative_match_win[j] = 0;
3545 losers++;
3546 }
3547 }
3548 }
3549
3550 /* If one alternative accepts all the operands, no reload required,
3551 choose that alternative; don't consider the remaining ones. */
3552 if (losers == 0)
3553 {
3554 /* Unswap these so that they are never swapped at `finish'. */
3555 if (commutative >= 0)
3556 {
3557 recog_data.operand[commutative] = substed_operand[commutative];
3558 recog_data.operand[commutative + 1]
3559 = substed_operand[commutative + 1];
3560 }
3561 for (i = 0; i < noperands; i++)
3562 {
3563 goal_alternative_win[i] = this_alternative_win[i];
3564 goal_alternative_match_win[i] = this_alternative_match_win[i];
3565 goal_alternative[i] = this_alternative[i];
3566 goal_alternative_offmemok[i] = this_alternative_offmemok[i];
3567 goal_alternative_matches[i] = this_alternative_matches[i];
3568 goal_alternative_earlyclobber[i]
3569 = this_alternative_earlyclobber[i];
3570 }
3571 goal_alternative_number = this_alternative_number;
3572 goal_alternative_swapped = swapped;
3573 goal_earlyclobber = this_earlyclobber;
3574 goto finish;
3575 }
3576
3577 /* REJECT, set by the ! and ? constraint characters and when a register
3578 would be reloaded into a non-preferred class, discourages the use of
3579 this alternative for a reload goal. REJECT is incremented by six
3580 for each ? and two for each non-preferred class. */
3581 losers = losers * 6 + reject;
3582
3583 /* If this alternative can be made to work by reloading,
3584 and it needs less reloading than the others checked so far,
3585 record it as the chosen goal for reloading. */
3586 if (! bad && best > losers)
3587 {
3588 for (i = 0; i < noperands; i++)
3589 {
3590 goal_alternative[i] = this_alternative[i];
3591 goal_alternative_win[i] = this_alternative_win[i];
3592 goal_alternative_match_win[i] = this_alternative_match_win[i];
3593 goal_alternative_offmemok[i] = this_alternative_offmemok[i];
3594 goal_alternative_matches[i] = this_alternative_matches[i];
3595 goal_alternative_earlyclobber[i]
3596 = this_alternative_earlyclobber[i];
3597 }
3598 goal_alternative_swapped = swapped;
3599 best = losers;
3600 goal_alternative_number = this_alternative_number;
3601 goal_earlyclobber = this_earlyclobber;
3602 }
3603 }
3604
3605 /* If insn is commutative (it's safe to exchange a certain pair of operands)
3606 then we need to try each alternative twice,
3607 the second time matching those two operands
3608 as if we had exchanged them.
3609 To do this, really exchange them in operands.
3610
3611 If we have just tried the alternatives the second time,
3612 return operands to normal and drop through. */
3613
3614 if (commutative >= 0)
3615 {
3616 swapped = !swapped;
3617 if (swapped)
3618 {
3619 enum reg_class tclass;
3620 int t;
3621
3622 recog_data.operand[commutative] = substed_operand[commutative + 1];
3623 recog_data.operand[commutative + 1] = substed_operand[commutative];
3624 /* Swap the duplicates too. */
3625 for (i = 0; i < recog_data.n_dups; i++)
3626 if (recog_data.dup_num[i] == commutative
3627 || recog_data.dup_num[i] == commutative + 1)
3628 *recog_data.dup_loc[i]
3629 = recog_data.operand[(int) recog_data.dup_num[i]];
3630
3631 tclass = preferred_class[commutative];
3632 preferred_class[commutative] = preferred_class[commutative + 1];
3633 preferred_class[commutative + 1] = tclass;
3634
3635 t = pref_or_nothing[commutative];
3636 pref_or_nothing[commutative] = pref_or_nothing[commutative + 1];
3637 pref_or_nothing[commutative + 1] = t;
3638
3639 memcpy (constraints, recog_data.constraints,
3640 noperands * sizeof (char *));
3641 goto try_swapped;
3642 }
3643 else
3644 {
3645 recog_data.operand[commutative] = substed_operand[commutative];
3646 recog_data.operand[commutative + 1]
3647 = substed_operand[commutative + 1];
3648 /* Unswap the duplicates too. */
3649 for (i = 0; i < recog_data.n_dups; i++)
3650 if (recog_data.dup_num[i] == commutative
3651 || recog_data.dup_num[i] == commutative + 1)
3652 *recog_data.dup_loc[i]
3653 = recog_data.operand[(int) recog_data.dup_num[i]];
3654 }
3655 }
3656
3657 /* The operands don't meet the constraints.
3658 goal_alternative describes the alternative
3659 that we could reach by reloading the fewest operands.
3660 Reload so as to fit it. */
3661
3662 if (best == MAX_RECOG_OPERANDS * 2 + 600)
3663 {
3664 /* No alternative works with reloads?? */
3665 if (insn_code_number >= 0)
3666 fatal_insn ("unable to generate reloads for:", insn);
3667 error_for_asm (insn, "inconsistent operand constraints in an `asm'");
3668 /* Avoid further trouble with this insn. */
3669 PATTERN (insn) = gen_rtx_USE (VOIDmode, const0_rtx);
3670 n_reloads = 0;
3671 return 0;
3672 }
3673
3674 /* Jump to `finish' from above if all operands are valid already.
3675 In that case, goal_alternative_win is all 1. */
3676 finish:
3677
3678 /* Right now, for any pair of operands I and J that are required to match,
3679 with I < J,
3680 goal_alternative_matches[J] is I.
3681 Set up goal_alternative_matched as the inverse function:
3682 goal_alternative_matched[I] = J. */
3683
3684 for (i = 0; i < noperands; i++)
3685 goal_alternative_matched[i] = -1;
3686
3687 for (i = 0; i < noperands; i++)
3688 if (! goal_alternative_win[i]
3689 && goal_alternative_matches[i] >= 0)
3690 goal_alternative_matched[goal_alternative_matches[i]] = i;
3691
3692 for (i = 0; i < noperands; i++)
3693 goal_alternative_win[i] |= goal_alternative_match_win[i];
3694
3695 /* If the best alternative is with operands 1 and 2 swapped,
3696 consider them swapped before reporting the reloads. Update the
3697 operand numbers of any reloads already pushed. */
3698
3699 if (goal_alternative_swapped)
3700 {
3701 rtx tem;
3702
3703 tem = substed_operand[commutative];
3704 substed_operand[commutative] = substed_operand[commutative + 1];
3705 substed_operand[commutative + 1] = tem;
3706 tem = recog_data.operand[commutative];
3707 recog_data.operand[commutative] = recog_data.operand[commutative + 1];
3708 recog_data.operand[commutative + 1] = tem;
3709 tem = *recog_data.operand_loc[commutative];
3710 *recog_data.operand_loc[commutative]
3711 = *recog_data.operand_loc[commutative + 1];
3712 *recog_data.operand_loc[commutative + 1] = tem;
3713
3714 for (i = 0; i < n_reloads; i++)
3715 {
3716 if (rld[i].opnum == commutative)
3717 rld[i].opnum = commutative + 1;
3718 else if (rld[i].opnum == commutative + 1)
3719 rld[i].opnum = commutative;
3720 }
3721 }
3722
3723 for (i = 0; i < noperands; i++)
3724 {
3725 operand_reloadnum[i] = -1;
3726
3727 /* If this is an earlyclobber operand, we need to widen the scope.
3728 The reload must remain valid from the start of the insn being
3729 reloaded until after the operand is stored into its destination.
3730 We approximate this with RELOAD_OTHER even though we know that we
3731 do not conflict with RELOAD_FOR_INPUT_ADDRESS reloads.
3732
3733 One special case that is worth checking is when we have an
3734 output that is earlyclobber but isn't used past the insn (typically
3735 a SCRATCH). In this case, we only need have the reload live
3736 through the insn itself, but not for any of our input or output
3737 reloads.
3738 But we must not accidentally narrow the scope of an existing
3739 RELOAD_OTHER reload - leave these alone.
3740
3741 In any case, anything needed to address this operand can remain
3742 however they were previously categorized. */
3743
3744 if (goal_alternative_earlyclobber[i] && operand_type[i] != RELOAD_OTHER)
3745 operand_type[i]
3746 = (find_reg_note (insn, REG_UNUSED, recog_data.operand[i])
3747 ? RELOAD_FOR_INSN : RELOAD_OTHER);
3748 }
3749
3750 /* Any constants that aren't allowed and can't be reloaded
3751 into registers are here changed into memory references. */
3752 for (i = 0; i < noperands; i++)
3753 if (! goal_alternative_win[i]
3754 && CONSTANT_P (recog_data.operand[i])
3755 /* force_const_mem does not accept HIGH. */
3756 && GET_CODE (recog_data.operand[i]) != HIGH
3757 && ((PREFERRED_RELOAD_CLASS (recog_data.operand[i],
3758 (enum reg_class) goal_alternative[i])
3759 == NO_REGS)
3760 || no_input_reloads)
3761 && operand_mode[i] != VOIDmode)
3762 {
3763 substed_operand[i] = recog_data.operand[i]
3764 = find_reloads_toplev (force_const_mem (operand_mode[i],
3765 recog_data.operand[i]),
3766 i, address_type[i], ind_levels, 0, insn,
3767 NULL);
3768 if (alternative_allows_memconst (recog_data.constraints[i],
3769 goal_alternative_number))
3770 goal_alternative_win[i] = 1;
3771 }
3772
3773 /* Record the values of the earlyclobber operands for the caller. */
3774 if (goal_earlyclobber)
3775 for (i = 0; i < noperands; i++)
3776 if (goal_alternative_earlyclobber[i])
3777 reload_earlyclobbers[n_earlyclobbers++] = recog_data.operand[i];
3778
3779 /* Now record reloads for all the operands that need them. */
3780 for (i = 0; i < noperands; i++)
3781 if (! goal_alternative_win[i])
3782 {
3783 /* Operands that match previous ones have already been handled. */
3784 if (goal_alternative_matches[i] >= 0)
3785 ;
3786 /* Handle an operand with a nonoffsettable address
3787 appearing where an offsettable address will do
3788 by reloading the address into a base register.
3789
3790 ??? We can also do this when the operand is a register and
3791 reg_equiv_mem is not offsettable, but this is a bit tricky,
3792 so we don't bother with it. It may not be worth doing. */
3793 else if (goal_alternative_matched[i] == -1
3794 && goal_alternative_offmemok[i]
3795 && GET_CODE (recog_data.operand[i]) == MEM)
3796 {
3797 operand_reloadnum[i]
3798 = push_reload (XEXP (recog_data.operand[i], 0), NULL_RTX,
3799 &XEXP (recog_data.operand[i], 0), (rtx*) 0,
3800 MODE_BASE_REG_CLASS (VOIDmode),
3801 GET_MODE (XEXP (recog_data.operand[i], 0)),
3802 VOIDmode, 0, 0, i, RELOAD_FOR_INPUT);
3803 rld[operand_reloadnum[i]].inc
3804 = GET_MODE_SIZE (GET_MODE (recog_data.operand[i]));
3805
3806 /* If this operand is an output, we will have made any
3807 reloads for its address as RELOAD_FOR_OUTPUT_ADDRESS, but
3808 now we are treating part of the operand as an input, so
3809 we must change these to RELOAD_FOR_INPUT_ADDRESS. */
3810
3811 if (modified[i] == RELOAD_WRITE)
3812 {
3813 for (j = 0; j < n_reloads; j++)
3814 {
3815 if (rld[j].opnum == i)
3816 {
3817 if (rld[j].when_needed == RELOAD_FOR_OUTPUT_ADDRESS)
3818 rld[j].when_needed = RELOAD_FOR_INPUT_ADDRESS;
3819 else if (rld[j].when_needed
3820 == RELOAD_FOR_OUTADDR_ADDRESS)
3821 rld[j].when_needed = RELOAD_FOR_INPADDR_ADDRESS;
3822 }
3823 }
3824 }
3825 }
3826 else if (goal_alternative_matched[i] == -1)
3827 {
3828 operand_reloadnum[i]
3829 = push_reload ((modified[i] != RELOAD_WRITE
3830 ? recog_data.operand[i] : 0),
3831 (modified[i] != RELOAD_READ
3832 ? recog_data.operand[i] : 0),
3833 (modified[i] != RELOAD_WRITE
3834 ? recog_data.operand_loc[i] : 0),
3835 (modified[i] != RELOAD_READ
3836 ? recog_data.operand_loc[i] : 0),
3837 (enum reg_class) goal_alternative[i],
3838 (modified[i] == RELOAD_WRITE
3839 ? VOIDmode : operand_mode[i]),
3840 (modified[i] == RELOAD_READ
3841 ? VOIDmode : operand_mode[i]),
3842 (insn_code_number < 0 ? 0
3843 : insn_data[insn_code_number].operand[i].strict_low),
3844 0, i, operand_type[i]);
3845 }
3846 /* In a matching pair of operands, one must be input only
3847 and the other must be output only.
3848 Pass the input operand as IN and the other as OUT. */
3849 else if (modified[i] == RELOAD_READ
3850 && modified[goal_alternative_matched[i]] == RELOAD_WRITE)
3851 {
3852 operand_reloadnum[i]
3853 = push_reload (recog_data.operand[i],
3854 recog_data.operand[goal_alternative_matched[i]],
3855 recog_data.operand_loc[i],
3856 recog_data.operand_loc[goal_alternative_matched[i]],
3857 (enum reg_class) goal_alternative[i],
3858 operand_mode[i],
3859 operand_mode[goal_alternative_matched[i]],
3860 0, 0, i, RELOAD_OTHER);
3861 operand_reloadnum[goal_alternative_matched[i]] = output_reloadnum;
3862 }
3863 else if (modified[i] == RELOAD_WRITE
3864 && modified[goal_alternative_matched[i]] == RELOAD_READ)
3865 {
3866 operand_reloadnum[goal_alternative_matched[i]]
3867 = push_reload (recog_data.operand[goal_alternative_matched[i]],
3868 recog_data.operand[i],
3869 recog_data.operand_loc[goal_alternative_matched[i]],
3870 recog_data.operand_loc[i],
3871 (enum reg_class) goal_alternative[i],
3872 operand_mode[goal_alternative_matched[i]],
3873 operand_mode[i],
3874 0, 0, i, RELOAD_OTHER);
3875 operand_reloadnum[i] = output_reloadnum;
3876 }
3877 else if (insn_code_number >= 0)
3878 abort ();
3879 else
3880 {
3881 error_for_asm (insn, "inconsistent operand constraints in an `asm'");
3882 /* Avoid further trouble with this insn. */
3883 PATTERN (insn) = gen_rtx_USE (VOIDmode, const0_rtx);
3884 n_reloads = 0;
3885 return 0;
3886 }
3887 }
3888 else if (goal_alternative_matched[i] < 0
3889 && goal_alternative_matches[i] < 0
3890 && !address_operand_reloaded[i]
3891 && optimize)
3892 {
3893 /* For each non-matching operand that's a MEM or a pseudo-register
3894 that didn't get a hard register, make an optional reload.
3895 This may get done even if the insn needs no reloads otherwise. */
3896
3897 rtx operand = recog_data.operand[i];
3898
3899 while (GET_CODE (operand) == SUBREG)
3900 operand = SUBREG_REG (operand);
3901 if ((GET_CODE (operand) == MEM
3902 || (GET_CODE (operand) == REG
3903 && REGNO (operand) >= FIRST_PSEUDO_REGISTER))
3904 /* If this is only for an output, the optional reload would not
3905 actually cause us to use a register now, just note that
3906 something is stored here. */
3907 && ((enum reg_class) goal_alternative[i] != NO_REGS
3908 || modified[i] == RELOAD_WRITE)
3909 && ! no_input_reloads
3910 /* An optional output reload might allow to delete INSN later.
3911 We mustn't make in-out reloads on insns that are not permitted
3912 output reloads.
3913 If this is an asm, we can't delete it; we must not even call
3914 push_reload for an optional output reload in this case,
3915 because we can't be sure that the constraint allows a register,
3916 and push_reload verifies the constraints for asms. */
3917 && (modified[i] == RELOAD_READ
3918 || (! no_output_reloads && ! this_insn_is_asm)))
3919 operand_reloadnum[i]
3920 = push_reload ((modified[i] != RELOAD_WRITE
3921 ? recog_data.operand[i] : 0),
3922 (modified[i] != RELOAD_READ
3923 ? recog_data.operand[i] : 0),
3924 (modified[i] != RELOAD_WRITE
3925 ? recog_data.operand_loc[i] : 0),
3926 (modified[i] != RELOAD_READ
3927 ? recog_data.operand_loc[i] : 0),
3928 (enum reg_class) goal_alternative[i],
3929 (modified[i] == RELOAD_WRITE
3930 ? VOIDmode : operand_mode[i]),
3931 (modified[i] == RELOAD_READ
3932 ? VOIDmode : operand_mode[i]),
3933 (insn_code_number < 0 ? 0
3934 : insn_data[insn_code_number].operand[i].strict_low),
3935 1, i, operand_type[i]);
3936 /* If a memory reference remains (either as a MEM or a pseudo that
3937 did not get a hard register), yet we can't make an optional
3938 reload, check if this is actually a pseudo register reference;
3939 we then need to emit a USE and/or a CLOBBER so that reload
3940 inheritance will do the right thing. */
3941 else if (replace
3942 && (GET_CODE (operand) == MEM
3943 || (GET_CODE (operand) == REG
3944 && REGNO (operand) >= FIRST_PSEUDO_REGISTER
3945 && reg_renumber [REGNO (operand)] < 0)))
3946 {
3947 operand = *recog_data.operand_loc[i];
3948
3949 while (GET_CODE (operand) == SUBREG)
3950 operand = SUBREG_REG (operand);
3951 if (GET_CODE (operand) == REG)
3952 {
3953 if (modified[i] != RELOAD_WRITE)
3954 /* We mark the USE with QImode so that we recognize
3955 it as one that can be safely deleted at the end
3956 of reload. */
3957 PUT_MODE (emit_insn_before (gen_rtx_USE (VOIDmode, operand),
3958 insn), QImode);
3959 if (modified[i] != RELOAD_READ)
3960 emit_insn_after (gen_rtx_CLOBBER (VOIDmode, operand), insn);
3961 }
3962 }
3963 }
3964 else if (goal_alternative_matches[i] >= 0
3965 && goal_alternative_win[goal_alternative_matches[i]]
3966 && modified[i] == RELOAD_READ
3967 && modified[goal_alternative_matches[i]] == RELOAD_WRITE
3968 && ! no_input_reloads && ! no_output_reloads
3969 && optimize)
3970 {
3971 /* Similarly, make an optional reload for a pair of matching
3972 objects that are in MEM or a pseudo that didn't get a hard reg. */
3973
3974 rtx operand = recog_data.operand[i];
3975
3976 while (GET_CODE (operand) == SUBREG)
3977 operand = SUBREG_REG (operand);
3978 if ((GET_CODE (operand) == MEM
3979 || (GET_CODE (operand) == REG
3980 && REGNO (operand) >= FIRST_PSEUDO_REGISTER))
3981 && ((enum reg_class) goal_alternative[goal_alternative_matches[i]]
3982 != NO_REGS))
3983 operand_reloadnum[i] = operand_reloadnum[goal_alternative_matches[i]]
3984 = push_reload (recog_data.operand[goal_alternative_matches[i]],
3985 recog_data.operand[i],
3986 recog_data.operand_loc[goal_alternative_matches[i]],
3987 recog_data.operand_loc[i],
3988 (enum reg_class) goal_alternative[goal_alternative_matches[i]],
3989 operand_mode[goal_alternative_matches[i]],
3990 operand_mode[i],
3991 0, 1, goal_alternative_matches[i], RELOAD_OTHER);
3992 }
3993
3994 /* Perform whatever substitutions on the operands we are supposed
3995 to make due to commutativity or replacement of registers
3996 with equivalent constants or memory slots. */
3997
3998 for (i = 0; i < noperands; i++)
3999 {
4000 /* We only do this on the last pass through reload, because it is
4001 possible for some data (like reg_equiv_address) to be changed during
4002 later passes. Moreover, we loose the opportunity to get a useful
4003 reload_{in,out}_reg when we do these replacements. */
4004
4005 if (replace)
4006 {
4007 rtx substitution = substed_operand[i];
4008
4009 *recog_data.operand_loc[i] = substitution;
4010
4011 /* If we're replacing an operand with a LABEL_REF, we need
4012 to make sure that there's a REG_LABEL note attached to
4013 this instruction. */
4014 if (GET_CODE (insn) != JUMP_INSN
4015 && GET_CODE (substitution) == LABEL_REF
4016 && !find_reg_note (insn, REG_LABEL, XEXP (substitution, 0)))
4017 REG_NOTES (insn) = gen_rtx_INSN_LIST (REG_LABEL,
4018 XEXP (substitution, 0),
4019 REG_NOTES (insn));
4020 }
4021 else
4022 retval |= (substed_operand[i] != *recog_data.operand_loc[i]);
4023 }
4024
4025 /* If this insn pattern contains any MATCH_DUP's, make sure that
4026 they will be substituted if the operands they match are substituted.
4027 Also do now any substitutions we already did on the operands.
4028
4029 Don't do this if we aren't making replacements because we might be
4030 propagating things allocated by frame pointer elimination into places
4031 it doesn't expect. */
4032
4033 if (insn_code_number >= 0 && replace)
4034 for (i = insn_data[insn_code_number].n_dups - 1; i >= 0; i--)
4035 {
4036 int opno = recog_data.dup_num[i];
4037 *recog_data.dup_loc[i] = *recog_data.operand_loc[opno];
4038 dup_replacements (recog_data.dup_loc[i], recog_data.operand_loc[opno]);
4039 }
4040
4041 #if 0
4042 /* This loses because reloading of prior insns can invalidate the equivalence
4043 (or at least find_equiv_reg isn't smart enough to find it any more),
4044 causing this insn to need more reload regs than it needed before.
4045 It may be too late to make the reload regs available.
4046 Now this optimization is done safely in choose_reload_regs. */
4047
4048 /* For each reload of a reg into some other class of reg,
4049 search for an existing equivalent reg (same value now) in the right class.
4050 We can use it as long as we don't need to change its contents. */
4051 for (i = 0; i < n_reloads; i++)
4052 if (rld[i].reg_rtx == 0
4053 && rld[i].in != 0
4054 && GET_CODE (rld[i].in) == REG
4055 && rld[i].out == 0)
4056 {
4057 rld[i].reg_rtx
4058 = find_equiv_reg (rld[i].in, insn, rld[i].class, -1,
4059 static_reload_reg_p, 0, rld[i].inmode);
4060 /* Prevent generation of insn to load the value
4061 because the one we found already has the value. */
4062 if (rld[i].reg_rtx)
4063 rld[i].in = rld[i].reg_rtx;
4064 }
4065 #endif
4066
4067 /* Perhaps an output reload can be combined with another
4068 to reduce needs by one. */
4069 if (!goal_earlyclobber)
4070 combine_reloads ();
4071
4072 /* If we have a pair of reloads for parts of an address, they are reloading
4073 the same object, the operands themselves were not reloaded, and they
4074 are for two operands that are supposed to match, merge the reloads and
4075 change the type of the surviving reload to RELOAD_FOR_OPERAND_ADDRESS. */
4076
4077 for (i = 0; i < n_reloads; i++)
4078 {
4079 int k;
4080
4081 for (j = i + 1; j < n_reloads; j++)
4082 if ((rld[i].when_needed == RELOAD_FOR_INPUT_ADDRESS
4083 || rld[i].when_needed == RELOAD_FOR_OUTPUT_ADDRESS
4084 || rld[i].when_needed == RELOAD_FOR_INPADDR_ADDRESS
4085 || rld[i].when_needed == RELOAD_FOR_OUTADDR_ADDRESS)
4086 && (rld[j].when_needed == RELOAD_FOR_INPUT_ADDRESS
4087 || rld[j].when_needed == RELOAD_FOR_OUTPUT_ADDRESS
4088 || rld[j].when_needed == RELOAD_FOR_INPADDR_ADDRESS
4089 || rld[j].when_needed == RELOAD_FOR_OUTADDR_ADDRESS)
4090 && rtx_equal_p (rld[i].in, rld[j].in)
4091 && (operand_reloadnum[rld[i].opnum] < 0
4092 || rld[operand_reloadnum[rld[i].opnum]].optional)
4093 && (operand_reloadnum[rld[j].opnum] < 0
4094 || rld[operand_reloadnum[rld[j].opnum]].optional)
4095 && (goal_alternative_matches[rld[i].opnum] == rld[j].opnum
4096 || (goal_alternative_matches[rld[j].opnum]
4097 == rld[i].opnum)))
4098 {
4099 for (k = 0; k < n_replacements; k++)
4100 if (replacements[k].what == j)
4101 replacements[k].what = i;
4102
4103 if (rld[i].when_needed == RELOAD_FOR_INPADDR_ADDRESS
4104 || rld[i].when_needed == RELOAD_FOR_OUTADDR_ADDRESS)
4105 rld[i].when_needed = RELOAD_FOR_OPADDR_ADDR;
4106 else
4107 rld[i].when_needed = RELOAD_FOR_OPERAND_ADDRESS;
4108 rld[j].in = 0;
4109 }
4110 }
4111
4112 /* Scan all the reloads and update their type.
4113 If a reload is for the address of an operand and we didn't reload
4114 that operand, change the type. Similarly, change the operand number
4115 of a reload when two operands match. If a reload is optional, treat it
4116 as though the operand isn't reloaded.
4117
4118 ??? This latter case is somewhat odd because if we do the optional
4119 reload, it means the object is hanging around. Thus we need only
4120 do the address reload if the optional reload was NOT done.
4121
4122 Change secondary reloads to be the address type of their operand, not
4123 the normal type.
4124
4125 If an operand's reload is now RELOAD_OTHER, change any
4126 RELOAD_FOR_INPUT_ADDRESS reloads of that operand to
4127 RELOAD_FOR_OTHER_ADDRESS. */
4128
4129 for (i = 0; i < n_reloads; i++)
4130 {
4131 if (rld[i].secondary_p
4132 && rld[i].when_needed == operand_type[rld[i].opnum])
4133 rld[i].when_needed = address_type[rld[i].opnum];
4134
4135 if ((rld[i].when_needed == RELOAD_FOR_INPUT_ADDRESS
4136 || rld[i].when_needed == RELOAD_FOR_OUTPUT_ADDRESS
4137 || rld[i].when_needed == RELOAD_FOR_INPADDR_ADDRESS
4138 || rld[i].when_needed == RELOAD_FOR_OUTADDR_ADDRESS)
4139 && (operand_reloadnum[rld[i].opnum] < 0
4140 || rld[operand_reloadnum[rld[i].opnum]].optional))
4141 {
4142 /* If we have a secondary reload to go along with this reload,
4143 change its type to RELOAD_FOR_OPADDR_ADDR. */
4144
4145 if ((rld[i].when_needed == RELOAD_FOR_INPUT_ADDRESS
4146 || rld[i].when_needed == RELOAD_FOR_INPADDR_ADDRESS)
4147 && rld[i].secondary_in_reload != -1)
4148 {
4149 int secondary_in_reload = rld[i].secondary_in_reload;
4150
4151 rld[secondary_in_reload].when_needed = RELOAD_FOR_OPADDR_ADDR;
4152
4153 /* If there's a tertiary reload we have to change it also. */
4154 if (secondary_in_reload > 0
4155 && rld[secondary_in_reload].secondary_in_reload != -1)
4156 rld[rld[secondary_in_reload].secondary_in_reload].when_needed
4157 = RELOAD_FOR_OPADDR_ADDR;
4158 }
4159
4160 if ((rld[i].when_needed == RELOAD_FOR_OUTPUT_ADDRESS
4161 || rld[i].when_needed == RELOAD_FOR_OUTADDR_ADDRESS)
4162 && rld[i].secondary_out_reload != -1)
4163 {
4164 int secondary_out_reload = rld[i].secondary_out_reload;
4165
4166 rld[secondary_out_reload].when_needed = RELOAD_FOR_OPADDR_ADDR;
4167
4168 /* If there's a tertiary reload we have to change it also. */
4169 if (secondary_out_reload
4170 && rld[secondary_out_reload].secondary_out_reload != -1)
4171 rld[rld[secondary_out_reload].secondary_out_reload].when_needed
4172 = RELOAD_FOR_OPADDR_ADDR;
4173 }
4174
4175 if (rld[i].when_needed == RELOAD_FOR_INPADDR_ADDRESS
4176 || rld[i].when_needed == RELOAD_FOR_OUTADDR_ADDRESS)
4177 rld[i].when_needed = RELOAD_FOR_OPADDR_ADDR;
4178 else
4179 rld[i].when_needed = RELOAD_FOR_OPERAND_ADDRESS;
4180 }
4181
4182 if ((rld[i].when_needed == RELOAD_FOR_INPUT_ADDRESS
4183 || rld[i].when_needed == RELOAD_FOR_INPADDR_ADDRESS)
4184 && operand_reloadnum[rld[i].opnum] >= 0
4185 && (rld[operand_reloadnum[rld[i].opnum]].when_needed
4186 == RELOAD_OTHER))
4187 rld[i].when_needed = RELOAD_FOR_OTHER_ADDRESS;
4188
4189 if (goal_alternative_matches[rld[i].opnum] >= 0)
4190 rld[i].opnum = goal_alternative_matches[rld[i].opnum];
4191 }
4192
4193 /* Scan all the reloads, and check for RELOAD_FOR_OPERAND_ADDRESS reloads.
4194 If we have more than one, then convert all RELOAD_FOR_OPADDR_ADDR
4195 reloads to RELOAD_FOR_OPERAND_ADDRESS reloads.
4196
4197 choose_reload_regs assumes that RELOAD_FOR_OPADDR_ADDR reloads never
4198 conflict with RELOAD_FOR_OPERAND_ADDRESS reloads. This is true for a
4199 single pair of RELOAD_FOR_OPADDR_ADDR/RELOAD_FOR_OPERAND_ADDRESS reloads.
4200 However, if there is more than one RELOAD_FOR_OPERAND_ADDRESS reload,
4201 then a RELOAD_FOR_OPADDR_ADDR reload conflicts with all
4202 RELOAD_FOR_OPERAND_ADDRESS reloads other than the one that uses it.
4203 This is complicated by the fact that a single operand can have more
4204 than one RELOAD_FOR_OPERAND_ADDRESS reload. It is very difficult to fix
4205 choose_reload_regs without affecting code quality, and cases that
4206 actually fail are extremely rare, so it turns out to be better to fix
4207 the problem here by not generating cases that choose_reload_regs will
4208 fail for. */
4209 /* There is a similar problem with RELOAD_FOR_INPUT_ADDRESS /
4210 RELOAD_FOR_OUTPUT_ADDRESS when there is more than one of a kind for
4211 a single operand.
4212 We can reduce the register pressure by exploiting that a
4213 RELOAD_FOR_X_ADDR_ADDR that precedes all RELOAD_FOR_X_ADDRESS reloads
4214 does not conflict with any of them, if it is only used for the first of
4215 the RELOAD_FOR_X_ADDRESS reloads. */
4216 {
4217 int first_op_addr_num = -2;
4218 int first_inpaddr_num[MAX_RECOG_OPERANDS];
4219 int first_outpaddr_num[MAX_RECOG_OPERANDS];
4220 int need_change = 0;
4221 /* We use last_op_addr_reload and the contents of the above arrays
4222 first as flags - -2 means no instance encountered, -1 means exactly
4223 one instance encountered.
4224 If more than one instance has been encountered, we store the reload
4225 number of the first reload of the kind in question; reload numbers
4226 are known to be non-negative. */
4227 for (i = 0; i < noperands; i++)
4228 first_inpaddr_num[i] = first_outpaddr_num[i] = -2;
4229 for (i = n_reloads - 1; i >= 0; i--)
4230 {
4231 switch (rld[i].when_needed)
4232 {
4233 case RELOAD_FOR_OPERAND_ADDRESS:
4234 if (++first_op_addr_num >= 0)
4235 {
4236 first_op_addr_num = i;
4237 need_change = 1;
4238 }
4239 break;
4240 case RELOAD_FOR_INPUT_ADDRESS:
4241 if (++first_inpaddr_num[rld[i].opnum] >= 0)
4242 {
4243 first_inpaddr_num[rld[i].opnum] = i;
4244 need_change = 1;
4245 }
4246 break;
4247 case RELOAD_FOR_OUTPUT_ADDRESS:
4248 if (++first_outpaddr_num[rld[i].opnum] >= 0)
4249 {
4250 first_outpaddr_num[rld[i].opnum] = i;
4251 need_change = 1;
4252 }
4253 break;
4254 default:
4255 break;
4256 }
4257 }
4258
4259 if (need_change)
4260 {
4261 for (i = 0; i < n_reloads; i++)
4262 {
4263 int first_num;
4264 enum reload_type type;
4265
4266 switch (rld[i].when_needed)
4267 {
4268 case RELOAD_FOR_OPADDR_ADDR:
4269 first_num = first_op_addr_num;
4270 type = RELOAD_FOR_OPERAND_ADDRESS;
4271 break;
4272 case RELOAD_FOR_INPADDR_ADDRESS:
4273 first_num = first_inpaddr_num[rld[i].opnum];
4274 type = RELOAD_FOR_INPUT_ADDRESS;
4275 break;
4276 case RELOAD_FOR_OUTADDR_ADDRESS:
4277 first_num = first_outpaddr_num[rld[i].opnum];
4278 type = RELOAD_FOR_OUTPUT_ADDRESS;
4279 break;
4280 default:
4281 continue;
4282 }
4283 if (first_num < 0)
4284 continue;
4285 else if (i > first_num)
4286 rld[i].when_needed = type;
4287 else
4288 {
4289 /* Check if the only TYPE reload that uses reload I is
4290 reload FIRST_NUM. */
4291 for (j = n_reloads - 1; j > first_num; j--)
4292 {
4293 if (rld[j].when_needed == type
4294 && (rld[i].secondary_p
4295 ? rld[j].secondary_in_reload == i
4296 : reg_mentioned_p (rld[i].in, rld[j].in)))
4297 {
4298 rld[i].when_needed = type;
4299 break;
4300 }
4301 }
4302 }
4303 }
4304 }
4305 }
4306
4307 /* See if we have any reloads that are now allowed to be merged
4308 because we've changed when the reload is needed to
4309 RELOAD_FOR_OPERAND_ADDRESS or RELOAD_FOR_OTHER_ADDRESS. Only
4310 check for the most common cases. */
4311
4312 for (i = 0; i < n_reloads; i++)
4313 if (rld[i].in != 0 && rld[i].out == 0
4314 && (rld[i].when_needed == RELOAD_FOR_OPERAND_ADDRESS
4315 || rld[i].when_needed == RELOAD_FOR_OPADDR_ADDR
4316 || rld[i].when_needed == RELOAD_FOR_OTHER_ADDRESS))
4317 for (j = 0; j < n_reloads; j++)
4318 if (i != j && rld[j].in != 0 && rld[j].out == 0
4319 && rld[j].when_needed == rld[i].when_needed
4320 && MATCHES (rld[i].in, rld[j].in)
4321 && rld[i].class == rld[j].class
4322 && !rld[i].nocombine && !rld[j].nocombine
4323 && rld[i].reg_rtx == rld[j].reg_rtx)
4324 {
4325 rld[i].opnum = MIN (rld[i].opnum, rld[j].opnum);
4326 transfer_replacements (i, j);
4327 rld[j].in = 0;
4328 }
4329
4330 #ifdef HAVE_cc0
4331 /* If we made any reloads for addresses, see if they violate a
4332 "no input reloads" requirement for this insn. But loads that we
4333 do after the insn (such as for output addresses) are fine. */
4334 if (no_input_reloads)
4335 for (i = 0; i < n_reloads; i++)
4336 if (rld[i].in != 0
4337 && rld[i].when_needed != RELOAD_FOR_OUTADDR_ADDRESS
4338 && rld[i].when_needed != RELOAD_FOR_OUTPUT_ADDRESS)
4339 abort ();
4340 #endif
4341
4342 /* Compute reload_mode and reload_nregs. */
4343 for (i = 0; i < n_reloads; i++)
4344 {
4345 rld[i].mode
4346 = (rld[i].inmode == VOIDmode
4347 || (GET_MODE_SIZE (rld[i].outmode)
4348 > GET_MODE_SIZE (rld[i].inmode)))
4349 ? rld[i].outmode : rld[i].inmode;
4350
4351 rld[i].nregs = CLASS_MAX_NREGS (rld[i].class, rld[i].mode);
4352 }
4353
4354 /* Special case a simple move with an input reload and a
4355 destination of a hard reg, if the hard reg is ok, use it. */
4356 for (i = 0; i < n_reloads; i++)
4357 if (rld[i].when_needed == RELOAD_FOR_INPUT
4358 && GET_CODE (PATTERN (insn)) == SET
4359 && GET_CODE (SET_DEST (PATTERN (insn))) == REG
4360 && SET_SRC (PATTERN (insn)) == rld[i].in)
4361 {
4362 rtx dest = SET_DEST (PATTERN (insn));
4363 unsigned int regno = REGNO (dest);
4364
4365 if (regno < FIRST_PSEUDO_REGISTER
4366 && TEST_HARD_REG_BIT (reg_class_contents[rld[i].class], regno)
4367 && HARD_REGNO_MODE_OK (regno, rld[i].mode))
4368 {
4369 int nr = HARD_REGNO_NREGS (regno, rld[i].mode);
4370 int ok = 1, nri;
4371
4372 for (nri = 1; nri < nr; nri ++)
4373 if (! TEST_HARD_REG_BIT (reg_class_contents[rld[i].class], regno + nri))
4374 ok = 0;
4375
4376 if (ok)
4377 rld[i].reg_rtx = dest;
4378 }
4379 }
4380
4381 return retval;
4382 }
4383
4384 /* Return 1 if alternative number ALTNUM in constraint-string CONSTRAINT
4385 accepts a memory operand with constant address. */
4386
4387 static int
4388 alternative_allows_memconst (const char *constraint, int altnum)
4389 {
4390 int c;
4391 /* Skip alternatives before the one requested. */
4392 while (altnum > 0)
4393 {
4394 while (*constraint++ != ',');
4395 altnum--;
4396 }
4397 /* Scan the requested alternative for 'm' or 'o'.
4398 If one of them is present, this alternative accepts memory constants. */
4399 for (; (c = *constraint) && c != ',' && c != '#';
4400 constraint += CONSTRAINT_LEN (c, constraint))
4401 if (c == 'm' || c == 'o' || EXTRA_MEMORY_CONSTRAINT (c, constraint))
4402 return 1;
4403 return 0;
4404 }
4405 \f
4406 /* Scan X for memory references and scan the addresses for reloading.
4407 Also checks for references to "constant" regs that we want to eliminate
4408 and replaces them with the values they stand for.
4409 We may alter X destructively if it contains a reference to such.
4410 If X is just a constant reg, we return the equivalent value
4411 instead of X.
4412
4413 IND_LEVELS says how many levels of indirect addressing this machine
4414 supports.
4415
4416 OPNUM and TYPE identify the purpose of the reload.
4417
4418 IS_SET_DEST is true if X is the destination of a SET, which is not
4419 appropriate to be replaced by a constant.
4420
4421 INSN, if nonzero, is the insn in which we do the reload. It is used
4422 to determine if we may generate output reloads, and where to put USEs
4423 for pseudos that we have to replace with stack slots.
4424
4425 ADDRESS_RELOADED. If nonzero, is a pointer to where we put the
4426 result of find_reloads_address. */
4427
4428 static rtx
4429 find_reloads_toplev (rtx x, int opnum, enum reload_type type,
4430 int ind_levels, int is_set_dest, rtx insn,
4431 int *address_reloaded)
4432 {
4433 RTX_CODE code = GET_CODE (x);
4434
4435 const char *fmt = GET_RTX_FORMAT (code);
4436 int i;
4437 int copied;
4438
4439 if (code == REG)
4440 {
4441 /* This code is duplicated for speed in find_reloads. */
4442 int regno = REGNO (x);
4443 if (reg_equiv_constant[regno] != 0 && !is_set_dest)
4444 x = reg_equiv_constant[regno];
4445 #if 0
4446 /* This creates (subreg (mem...)) which would cause an unnecessary
4447 reload of the mem. */
4448 else if (reg_equiv_mem[regno] != 0)
4449 x = reg_equiv_mem[regno];
4450 #endif
4451 else if (reg_equiv_memory_loc[regno]
4452 && (reg_equiv_address[regno] != 0 || num_not_at_initial_offset))
4453 {
4454 rtx mem = make_memloc (x, regno);
4455 if (reg_equiv_address[regno]
4456 || ! rtx_equal_p (mem, reg_equiv_mem[regno]))
4457 {
4458 /* If this is not a toplevel operand, find_reloads doesn't see
4459 this substitution. We have to emit a USE of the pseudo so
4460 that delete_output_reload can see it. */
4461 if (replace_reloads && recog_data.operand[opnum] != x)
4462 /* We mark the USE with QImode so that we recognize it
4463 as one that can be safely deleted at the end of
4464 reload. */
4465 PUT_MODE (emit_insn_before (gen_rtx_USE (VOIDmode, x), insn),
4466 QImode);
4467 x = mem;
4468 i = find_reloads_address (GET_MODE (x), &x, XEXP (x, 0), &XEXP (x, 0),
4469 opnum, type, ind_levels, insn);
4470 if (address_reloaded)
4471 *address_reloaded = i;
4472 }
4473 }
4474 return x;
4475 }
4476 if (code == MEM)
4477 {
4478 rtx tem = x;
4479
4480 i = find_reloads_address (GET_MODE (x), &tem, XEXP (x, 0), &XEXP (x, 0),
4481 opnum, type, ind_levels, insn);
4482 if (address_reloaded)
4483 *address_reloaded = i;
4484
4485 return tem;
4486 }
4487
4488 if (code == SUBREG && GET_CODE (SUBREG_REG (x)) == REG)
4489 {
4490 /* Check for SUBREG containing a REG that's equivalent to a constant.
4491 If the constant has a known value, truncate it right now.
4492 Similarly if we are extracting a single-word of a multi-word
4493 constant. If the constant is symbolic, allow it to be substituted
4494 normally. push_reload will strip the subreg later. If the
4495 constant is VOIDmode, abort because we will lose the mode of
4496 the register (this should never happen because one of the cases
4497 above should handle it). */
4498
4499 int regno = REGNO (SUBREG_REG (x));
4500 rtx tem;
4501
4502 if (subreg_lowpart_p (x)
4503 && regno >= FIRST_PSEUDO_REGISTER && reg_renumber[regno] < 0
4504 && reg_equiv_constant[regno] != 0
4505 && (tem = gen_lowpart_common (GET_MODE (x),
4506 reg_equiv_constant[regno])) != 0)
4507 return tem;
4508
4509 if (regno >= FIRST_PSEUDO_REGISTER && reg_renumber[regno] < 0
4510 && reg_equiv_constant[regno] != 0)
4511 {
4512 tem =
4513 simplify_gen_subreg (GET_MODE (x), reg_equiv_constant[regno],
4514 GET_MODE (SUBREG_REG (x)), SUBREG_BYTE (x));
4515 if (!tem)
4516 abort ();
4517 return tem;
4518 }
4519
4520 /* If the subreg contains a reg that will be converted to a mem,
4521 convert the subreg to a narrower memref now.
4522 Otherwise, we would get (subreg (mem ...) ...),
4523 which would force reload of the mem.
4524
4525 We also need to do this if there is an equivalent MEM that is
4526 not offsettable. In that case, alter_subreg would produce an
4527 invalid address on big-endian machines.
4528
4529 For machines that extend byte loads, we must not reload using
4530 a wider mode if we have a paradoxical SUBREG. find_reloads will
4531 force a reload in that case. So we should not do anything here. */
4532
4533 else if (regno >= FIRST_PSEUDO_REGISTER
4534 #ifdef LOAD_EXTEND_OP
4535 && (GET_MODE_SIZE (GET_MODE (x))
4536 <= GET_MODE_SIZE (GET_MODE (SUBREG_REG (x))))
4537 #endif
4538 && (reg_equiv_address[regno] != 0
4539 || (reg_equiv_mem[regno] != 0
4540 && (! strict_memory_address_p (GET_MODE (x),
4541 XEXP (reg_equiv_mem[regno], 0))
4542 || ! offsettable_memref_p (reg_equiv_mem[regno])
4543 || num_not_at_initial_offset))))
4544 x = find_reloads_subreg_address (x, 1, opnum, type, ind_levels,
4545 insn);
4546 }
4547
4548 for (copied = 0, i = GET_RTX_LENGTH (code) - 1; i >= 0; i--)
4549 {
4550 if (fmt[i] == 'e')
4551 {
4552 rtx new_part = find_reloads_toplev (XEXP (x, i), opnum, type,
4553 ind_levels, is_set_dest, insn,
4554 address_reloaded);
4555 /* If we have replaced a reg with it's equivalent memory loc -
4556 that can still be handled here e.g. if it's in a paradoxical
4557 subreg - we must make the change in a copy, rather than using
4558 a destructive change. This way, find_reloads can still elect
4559 not to do the change. */
4560 if (new_part != XEXP (x, i) && ! CONSTANT_P (new_part) && ! copied)
4561 {
4562 x = shallow_copy_rtx (x);
4563 copied = 1;
4564 }
4565 XEXP (x, i) = new_part;
4566 }
4567 }
4568 return x;
4569 }
4570
4571 /* Return a mem ref for the memory equivalent of reg REGNO.
4572 This mem ref is not shared with anything. */
4573
4574 static rtx
4575 make_memloc (rtx ad, int regno)
4576 {
4577 /* We must rerun eliminate_regs, in case the elimination
4578 offsets have changed. */
4579 rtx tem
4580 = XEXP (eliminate_regs (reg_equiv_memory_loc[regno], 0, NULL_RTX), 0);
4581
4582 /* If TEM might contain a pseudo, we must copy it to avoid
4583 modifying it when we do the substitution for the reload. */
4584 if (rtx_varies_p (tem, 0))
4585 tem = copy_rtx (tem);
4586
4587 tem = replace_equiv_address_nv (reg_equiv_memory_loc[regno], tem);
4588 tem = adjust_address_nv (tem, GET_MODE (ad), 0);
4589
4590 /* Copy the result if it's still the same as the equivalence, to avoid
4591 modifying it when we do the substitution for the reload. */
4592 if (tem == reg_equiv_memory_loc[regno])
4593 tem = copy_rtx (tem);
4594 return tem;
4595 }
4596
4597 /* Returns true if AD could be turned into a valid memory reference
4598 to mode MODE by reloading the part pointed to by PART into a
4599 register. */
4600
4601 static int
4602 maybe_memory_address_p (enum machine_mode mode, rtx ad, rtx *part)
4603 {
4604 int retv;
4605 rtx tem = *part;
4606 rtx reg = gen_rtx_REG (GET_MODE (tem), max_reg_num ());
4607
4608 *part = reg;
4609 retv = memory_address_p (mode, ad);
4610 *part = tem;
4611
4612 return retv;
4613 }
4614
4615 /* Record all reloads needed for handling memory address AD
4616 which appears in *LOC in a memory reference to mode MODE
4617 which itself is found in location *MEMREFLOC.
4618 Note that we take shortcuts assuming that no multi-reg machine mode
4619 occurs as part of an address.
4620
4621 OPNUM and TYPE specify the purpose of this reload.
4622
4623 IND_LEVELS says how many levels of indirect addressing this machine
4624 supports.
4625
4626 INSN, if nonzero, is the insn in which we do the reload. It is used
4627 to determine if we may generate output reloads, and where to put USEs
4628 for pseudos that we have to replace with stack slots.
4629
4630 Value is nonzero if this address is reloaded or replaced as a whole.
4631 This is interesting to the caller if the address is an autoincrement.
4632
4633 Note that there is no verification that the address will be valid after
4634 this routine does its work. Instead, we rely on the fact that the address
4635 was valid when reload started. So we need only undo things that reload
4636 could have broken. These are wrong register types, pseudos not allocated
4637 to a hard register, and frame pointer elimination. */
4638
4639 static int
4640 find_reloads_address (enum machine_mode mode, rtx *memrefloc, rtx ad,
4641 rtx *loc, int opnum, enum reload_type type,
4642 int ind_levels, rtx insn)
4643 {
4644 int regno;
4645 int removed_and = 0;
4646 rtx tem;
4647
4648 /* If the address is a register, see if it is a legitimate address and
4649 reload if not. We first handle the cases where we need not reload
4650 or where we must reload in a non-standard way. */
4651
4652 if (GET_CODE (ad) == REG)
4653 {
4654 regno = REGNO (ad);
4655
4656 /* If the register is equivalent to an invariant expression, substitute
4657 the invariant, and eliminate any eliminable register references. */
4658 tem = reg_equiv_constant[regno];
4659 if (tem != 0
4660 && (tem = eliminate_regs (tem, mode, insn))
4661 && strict_memory_address_p (mode, tem))
4662 {
4663 *loc = ad = tem;
4664 return 0;
4665 }
4666
4667 tem = reg_equiv_memory_loc[regno];
4668 if (tem != 0)
4669 {
4670 if (reg_equiv_address[regno] != 0 || num_not_at_initial_offset)
4671 {
4672 tem = make_memloc (ad, regno);
4673 if (! strict_memory_address_p (GET_MODE (tem), XEXP (tem, 0)))
4674 {
4675 find_reloads_address (GET_MODE (tem), &tem, XEXP (tem, 0),
4676 &XEXP (tem, 0), opnum,
4677 ADDR_TYPE (type), ind_levels, insn);
4678 }
4679 /* We can avoid a reload if the register's equivalent memory
4680 expression is valid as an indirect memory address.
4681 But not all addresses are valid in a mem used as an indirect
4682 address: only reg or reg+constant. */
4683
4684 if (ind_levels > 0
4685 && strict_memory_address_p (mode, tem)
4686 && (GET_CODE (XEXP (tem, 0)) == REG
4687 || (GET_CODE (XEXP (tem, 0)) == PLUS
4688 && GET_CODE (XEXP (XEXP (tem, 0), 0)) == REG
4689 && CONSTANT_P (XEXP (XEXP (tem, 0), 1)))))
4690 {
4691 /* TEM is not the same as what we'll be replacing the
4692 pseudo with after reload, put a USE in front of INSN
4693 in the final reload pass. */
4694 if (replace_reloads
4695 && num_not_at_initial_offset
4696 && ! rtx_equal_p (tem, reg_equiv_mem[regno]))
4697 {
4698 *loc = tem;
4699 /* We mark the USE with QImode so that we
4700 recognize it as one that can be safely
4701 deleted at the end of reload. */
4702 PUT_MODE (emit_insn_before (gen_rtx_USE (VOIDmode, ad),
4703 insn), QImode);
4704
4705 /* This doesn't really count as replacing the address
4706 as a whole, since it is still a memory access. */
4707 }
4708 return 0;
4709 }
4710 ad = tem;
4711 }
4712 }
4713
4714 /* The only remaining case where we can avoid a reload is if this is a
4715 hard register that is valid as a base register and which is not the
4716 subject of a CLOBBER in this insn. */
4717
4718 else if (regno < FIRST_PSEUDO_REGISTER
4719 && REGNO_MODE_OK_FOR_BASE_P (regno, mode)
4720 && ! regno_clobbered_p (regno, this_insn, mode, 0))
4721 return 0;
4722
4723 /* If we do not have one of the cases above, we must do the reload. */
4724 push_reload (ad, NULL_RTX, loc, (rtx*) 0, MODE_BASE_REG_CLASS (mode),
4725 GET_MODE (ad), VOIDmode, 0, 0, opnum, type);
4726 return 1;
4727 }
4728
4729 if (strict_memory_address_p (mode, ad))
4730 {
4731 /* The address appears valid, so reloads are not needed.
4732 But the address may contain an eliminable register.
4733 This can happen because a machine with indirect addressing
4734 may consider a pseudo register by itself a valid address even when
4735 it has failed to get a hard reg.
4736 So do a tree-walk to find and eliminate all such regs. */
4737
4738 /* But first quickly dispose of a common case. */
4739 if (GET_CODE (ad) == PLUS
4740 && GET_CODE (XEXP (ad, 1)) == CONST_INT
4741 && GET_CODE (XEXP (ad, 0)) == REG
4742 && reg_equiv_constant[REGNO (XEXP (ad, 0))] == 0)
4743 return 0;
4744
4745 subst_reg_equivs_changed = 0;
4746 *loc = subst_reg_equivs (ad, insn);
4747
4748 if (! subst_reg_equivs_changed)
4749 return 0;
4750
4751 /* Check result for validity after substitution. */
4752 if (strict_memory_address_p (mode, ad))
4753 return 0;
4754 }
4755
4756 #ifdef LEGITIMIZE_RELOAD_ADDRESS
4757 do
4758 {
4759 if (memrefloc)
4760 {
4761 LEGITIMIZE_RELOAD_ADDRESS (ad, GET_MODE (*memrefloc), opnum, type,
4762 ind_levels, win);
4763 }
4764 break;
4765 win:
4766 *memrefloc = copy_rtx (*memrefloc);
4767 XEXP (*memrefloc, 0) = ad;
4768 move_replacements (&ad, &XEXP (*memrefloc, 0));
4769 return 1;
4770 }
4771 while (0);
4772 #endif
4773
4774 /* The address is not valid. We have to figure out why. First see if
4775 we have an outer AND and remove it if so. Then analyze what's inside. */
4776
4777 if (GET_CODE (ad) == AND)
4778 {
4779 removed_and = 1;
4780 loc = &XEXP (ad, 0);
4781 ad = *loc;
4782 }
4783
4784 /* One possibility for why the address is invalid is that it is itself
4785 a MEM. This can happen when the frame pointer is being eliminated, a
4786 pseudo is not allocated to a hard register, and the offset between the
4787 frame and stack pointers is not its initial value. In that case the
4788 pseudo will have been replaced by a MEM referring to the
4789 stack pointer. */
4790 if (GET_CODE (ad) == MEM)
4791 {
4792 /* First ensure that the address in this MEM is valid. Then, unless
4793 indirect addresses are valid, reload the MEM into a register. */
4794 tem = ad;
4795 find_reloads_address (GET_MODE (ad), &tem, XEXP (ad, 0), &XEXP (ad, 0),
4796 opnum, ADDR_TYPE (type),
4797 ind_levels == 0 ? 0 : ind_levels - 1, insn);
4798
4799 /* If tem was changed, then we must create a new memory reference to
4800 hold it and store it back into memrefloc. */
4801 if (tem != ad && memrefloc)
4802 {
4803 *memrefloc = copy_rtx (*memrefloc);
4804 copy_replacements (tem, XEXP (*memrefloc, 0));
4805 loc = &XEXP (*memrefloc, 0);
4806 if (removed_and)
4807 loc = &XEXP (*loc, 0);
4808 }
4809
4810 /* Check similar cases as for indirect addresses as above except
4811 that we can allow pseudos and a MEM since they should have been
4812 taken care of above. */
4813
4814 if (ind_levels == 0
4815 || (GET_CODE (XEXP (tem, 0)) == SYMBOL_REF && ! indirect_symref_ok)
4816 || GET_CODE (XEXP (tem, 0)) == MEM
4817 || ! (GET_CODE (XEXP (tem, 0)) == REG
4818 || (GET_CODE (XEXP (tem, 0)) == PLUS
4819 && GET_CODE (XEXP (XEXP (tem, 0), 0)) == REG
4820 && GET_CODE (XEXP (XEXP (tem, 0), 1)) == CONST_INT)))
4821 {
4822 /* Must use TEM here, not AD, since it is the one that will
4823 have any subexpressions reloaded, if needed. */
4824 push_reload (tem, NULL_RTX, loc, (rtx*) 0,
4825 MODE_BASE_REG_CLASS (mode), GET_MODE (tem),
4826 VOIDmode, 0,
4827 0, opnum, type);
4828 return ! removed_and;
4829 }
4830 else
4831 return 0;
4832 }
4833
4834 /* If we have address of a stack slot but it's not valid because the
4835 displacement is too large, compute the sum in a register.
4836 Handle all base registers here, not just fp/ap/sp, because on some
4837 targets (namely SH) we can also get too large displacements from
4838 big-endian corrections. */
4839 else if (GET_CODE (ad) == PLUS
4840 && GET_CODE (XEXP (ad, 0)) == REG
4841 && REGNO (XEXP (ad, 0)) < FIRST_PSEUDO_REGISTER
4842 && REG_MODE_OK_FOR_BASE_P (XEXP (ad, 0), mode)
4843 && GET_CODE (XEXP (ad, 1)) == CONST_INT)
4844 {
4845 /* Unshare the MEM rtx so we can safely alter it. */
4846 if (memrefloc)
4847 {
4848 *memrefloc = copy_rtx (*memrefloc);
4849 loc = &XEXP (*memrefloc, 0);
4850 if (removed_and)
4851 loc = &XEXP (*loc, 0);
4852 }
4853
4854 if (double_reg_address_ok)
4855 {
4856 /* Unshare the sum as well. */
4857 *loc = ad = copy_rtx (ad);
4858
4859 /* Reload the displacement into an index reg.
4860 We assume the frame pointer or arg pointer is a base reg. */
4861 find_reloads_address_part (XEXP (ad, 1), &XEXP (ad, 1),
4862 INDEX_REG_CLASS, GET_MODE (ad), opnum,
4863 type, ind_levels);
4864 return 0;
4865 }
4866 else
4867 {
4868 /* If the sum of two regs is not necessarily valid,
4869 reload the sum into a base reg.
4870 That will at least work. */
4871 find_reloads_address_part (ad, loc, MODE_BASE_REG_CLASS (mode),
4872 Pmode, opnum, type, ind_levels);
4873 }
4874 return ! removed_and;
4875 }
4876
4877 /* If we have an indexed stack slot, there are three possible reasons why
4878 it might be invalid: The index might need to be reloaded, the address
4879 might have been made by frame pointer elimination and hence have a
4880 constant out of range, or both reasons might apply.
4881
4882 We can easily check for an index needing reload, but even if that is the
4883 case, we might also have an invalid constant. To avoid making the
4884 conservative assumption and requiring two reloads, we see if this address
4885 is valid when not interpreted strictly. If it is, the only problem is
4886 that the index needs a reload and find_reloads_address_1 will take care
4887 of it.
4888
4889 Handle all base registers here, not just fp/ap/sp, because on some
4890 targets (namely SPARC) we can also get invalid addresses from preventive
4891 subreg big-endian corrections made by find_reloads_toplev.
4892
4893 If we decide to do something, it must be that `double_reg_address_ok'
4894 is true. We generate a reload of the base register + constant and
4895 rework the sum so that the reload register will be added to the index.
4896 This is safe because we know the address isn't shared.
4897
4898 We check for the base register as both the first and second operand of
4899 the innermost PLUS. */
4900
4901 else if (GET_CODE (ad) == PLUS && GET_CODE (XEXP (ad, 1)) == CONST_INT
4902 && GET_CODE (XEXP (ad, 0)) == PLUS
4903 && GET_CODE (XEXP (XEXP (ad, 0), 0)) == REG
4904 && REGNO (XEXP (XEXP (ad, 0), 0)) < FIRST_PSEUDO_REGISTER
4905 && (REG_MODE_OK_FOR_BASE_P (XEXP (XEXP (ad, 0), 0), mode)
4906 || XEXP (XEXP (ad, 0), 0) == frame_pointer_rtx
4907 #if FRAME_POINTER_REGNUM != HARD_FRAME_POINTER_REGNUM
4908 || XEXP (XEXP (ad, 0), 0) == hard_frame_pointer_rtx
4909 #endif
4910 #if FRAME_POINTER_REGNUM != ARG_POINTER_REGNUM
4911 || XEXP (XEXP (ad, 0), 0) == arg_pointer_rtx
4912 #endif
4913 || XEXP (XEXP (ad, 0), 0) == stack_pointer_rtx)
4914 && ! maybe_memory_address_p (mode, ad, &XEXP (XEXP (ad, 0), 1)))
4915 {
4916 *loc = ad = gen_rtx_PLUS (GET_MODE (ad),
4917 plus_constant (XEXP (XEXP (ad, 0), 0),
4918 INTVAL (XEXP (ad, 1))),
4919 XEXP (XEXP (ad, 0), 1));
4920 find_reloads_address_part (XEXP (ad, 0), &XEXP (ad, 0),
4921 MODE_BASE_REG_CLASS (mode),
4922 GET_MODE (ad), opnum, type, ind_levels);
4923 find_reloads_address_1 (mode, XEXP (ad, 1), 1, &XEXP (ad, 1), opnum,
4924 type, 0, insn);
4925
4926 return 0;
4927 }
4928
4929 else if (GET_CODE (ad) == PLUS && GET_CODE (XEXP (ad, 1)) == CONST_INT
4930 && GET_CODE (XEXP (ad, 0)) == PLUS
4931 && GET_CODE (XEXP (XEXP (ad, 0), 1)) == REG
4932 && REGNO (XEXP (XEXP (ad, 0), 1)) < FIRST_PSEUDO_REGISTER
4933 && (REG_MODE_OK_FOR_BASE_P (XEXP (XEXP (ad, 0), 1), mode)
4934 || XEXP (XEXP (ad, 0), 1) == frame_pointer_rtx
4935 #if FRAME_POINTER_REGNUM != HARD_FRAME_POINTER_REGNUM
4936 || XEXP (XEXP (ad, 0), 1) == hard_frame_pointer_rtx
4937 #endif
4938 #if FRAME_POINTER_REGNUM != ARG_POINTER_REGNUM
4939 || XEXP (XEXP (ad, 0), 1) == arg_pointer_rtx
4940 #endif
4941 || XEXP (XEXP (ad, 0), 1) == stack_pointer_rtx)
4942 && ! maybe_memory_address_p (mode, ad, &XEXP (XEXP (ad, 0), 0)))
4943 {
4944 *loc = ad = gen_rtx_PLUS (GET_MODE (ad),
4945 XEXP (XEXP (ad, 0), 0),
4946 plus_constant (XEXP (XEXP (ad, 0), 1),
4947 INTVAL (XEXP (ad, 1))));
4948 find_reloads_address_part (XEXP (ad, 1), &XEXP (ad, 1),
4949 MODE_BASE_REG_CLASS (mode),
4950 GET_MODE (ad), opnum, type, ind_levels);
4951 find_reloads_address_1 (mode, XEXP (ad, 0), 1, &XEXP (ad, 0), opnum,
4952 type, 0, insn);
4953
4954 return 0;
4955 }
4956
4957 /* See if address becomes valid when an eliminable register
4958 in a sum is replaced. */
4959
4960 tem = ad;
4961 if (GET_CODE (ad) == PLUS)
4962 tem = subst_indexed_address (ad);
4963 if (tem != ad && strict_memory_address_p (mode, tem))
4964 {
4965 /* Ok, we win that way. Replace any additional eliminable
4966 registers. */
4967
4968 subst_reg_equivs_changed = 0;
4969 tem = subst_reg_equivs (tem, insn);
4970
4971 /* Make sure that didn't make the address invalid again. */
4972
4973 if (! subst_reg_equivs_changed || strict_memory_address_p (mode, tem))
4974 {
4975 *loc = tem;
4976 return 0;
4977 }
4978 }
4979
4980 /* If constants aren't valid addresses, reload the constant address
4981 into a register. */
4982 if (CONSTANT_P (ad) && ! strict_memory_address_p (mode, ad))
4983 {
4984 /* If AD is an address in the constant pool, the MEM rtx may be shared.
4985 Unshare it so we can safely alter it. */
4986 if (memrefloc && GET_CODE (ad) == SYMBOL_REF
4987 && CONSTANT_POOL_ADDRESS_P (ad))
4988 {
4989 *memrefloc = copy_rtx (*memrefloc);
4990 loc = &XEXP (*memrefloc, 0);
4991 if (removed_and)
4992 loc = &XEXP (*loc, 0);
4993 }
4994
4995 find_reloads_address_part (ad, loc, MODE_BASE_REG_CLASS (mode),
4996 Pmode, opnum, type, ind_levels);
4997 return ! removed_and;
4998 }
4999
5000 return find_reloads_address_1 (mode, ad, 0, loc, opnum, type, ind_levels,
5001 insn);
5002 }
5003 \f
5004 /* Find all pseudo regs appearing in AD
5005 that are eliminable in favor of equivalent values
5006 and do not have hard regs; replace them by their equivalents.
5007 INSN, if nonzero, is the insn in which we do the reload. We put USEs in
5008 front of it for pseudos that we have to replace with stack slots. */
5009
5010 static rtx
5011 subst_reg_equivs (rtx ad, rtx insn)
5012 {
5013 RTX_CODE code = GET_CODE (ad);
5014 int i;
5015 const char *fmt;
5016
5017 switch (code)
5018 {
5019 case HIGH:
5020 case CONST_INT:
5021 case CONST:
5022 case CONST_DOUBLE:
5023 case CONST_VECTOR:
5024 case SYMBOL_REF:
5025 case LABEL_REF:
5026 case PC:
5027 case CC0:
5028 return ad;
5029
5030 case REG:
5031 {
5032 int regno = REGNO (ad);
5033
5034 if (reg_equiv_constant[regno] != 0)
5035 {
5036 subst_reg_equivs_changed = 1;
5037 return reg_equiv_constant[regno];
5038 }
5039 if (reg_equiv_memory_loc[regno] && num_not_at_initial_offset)
5040 {
5041 rtx mem = make_memloc (ad, regno);
5042 if (! rtx_equal_p (mem, reg_equiv_mem[regno]))
5043 {
5044 subst_reg_equivs_changed = 1;
5045 /* We mark the USE with QImode so that we recognize it
5046 as one that can be safely deleted at the end of
5047 reload. */
5048 PUT_MODE (emit_insn_before (gen_rtx_USE (VOIDmode, ad), insn),
5049 QImode);
5050 return mem;
5051 }
5052 }
5053 }
5054 return ad;
5055
5056 case PLUS:
5057 /* Quickly dispose of a common case. */
5058 if (XEXP (ad, 0) == frame_pointer_rtx
5059 && GET_CODE (XEXP (ad, 1)) == CONST_INT)
5060 return ad;
5061 break;
5062
5063 default:
5064 break;
5065 }
5066
5067 fmt = GET_RTX_FORMAT (code);
5068 for (i = GET_RTX_LENGTH (code) - 1; i >= 0; i--)
5069 if (fmt[i] == 'e')
5070 XEXP (ad, i) = subst_reg_equivs (XEXP (ad, i), insn);
5071 return ad;
5072 }
5073 \f
5074 /* Compute the sum of X and Y, making canonicalizations assumed in an
5075 address, namely: sum constant integers, surround the sum of two
5076 constants with a CONST, put the constant as the second operand, and
5077 group the constant on the outermost sum.
5078
5079 This routine assumes both inputs are already in canonical form. */
5080
5081 rtx
5082 form_sum (rtx x, rtx y)
5083 {
5084 rtx tem;
5085 enum machine_mode mode = GET_MODE (x);
5086
5087 if (mode == VOIDmode)
5088 mode = GET_MODE (y);
5089
5090 if (mode == VOIDmode)
5091 mode = Pmode;
5092
5093 if (GET_CODE (x) == CONST_INT)
5094 return plus_constant (y, INTVAL (x));
5095 else if (GET_CODE (y) == CONST_INT)
5096 return plus_constant (x, INTVAL (y));
5097 else if (CONSTANT_P (x))
5098 tem = x, x = y, y = tem;
5099
5100 if (GET_CODE (x) == PLUS && CONSTANT_P (XEXP (x, 1)))
5101 return form_sum (XEXP (x, 0), form_sum (XEXP (x, 1), y));
5102
5103 /* Note that if the operands of Y are specified in the opposite
5104 order in the recursive calls below, infinite recursion will occur. */
5105 if (GET_CODE (y) == PLUS && CONSTANT_P (XEXP (y, 1)))
5106 return form_sum (form_sum (x, XEXP (y, 0)), XEXP (y, 1));
5107
5108 /* If both constant, encapsulate sum. Otherwise, just form sum. A
5109 constant will have been placed second. */
5110 if (CONSTANT_P (x) && CONSTANT_P (y))
5111 {
5112 if (GET_CODE (x) == CONST)
5113 x = XEXP (x, 0);
5114 if (GET_CODE (y) == CONST)
5115 y = XEXP (y, 0);
5116
5117 return gen_rtx_CONST (VOIDmode, gen_rtx_PLUS (mode, x, y));
5118 }
5119
5120 return gen_rtx_PLUS (mode, x, y);
5121 }
5122 \f
5123 /* If ADDR is a sum containing a pseudo register that should be
5124 replaced with a constant (from reg_equiv_constant),
5125 return the result of doing so, and also apply the associative
5126 law so that the result is more likely to be a valid address.
5127 (But it is not guaranteed to be one.)
5128
5129 Note that at most one register is replaced, even if more are
5130 replaceable. Also, we try to put the result into a canonical form
5131 so it is more likely to be a valid address.
5132
5133 In all other cases, return ADDR. */
5134
5135 static rtx
5136 subst_indexed_address (rtx addr)
5137 {
5138 rtx op0 = 0, op1 = 0, op2 = 0;
5139 rtx tem;
5140 int regno;
5141
5142 if (GET_CODE (addr) == PLUS)
5143 {
5144 /* Try to find a register to replace. */
5145 op0 = XEXP (addr, 0), op1 = XEXP (addr, 1), op2 = 0;
5146 if (GET_CODE (op0) == REG
5147 && (regno = REGNO (op0)) >= FIRST_PSEUDO_REGISTER
5148 && reg_renumber[regno] < 0
5149 && reg_equiv_constant[regno] != 0)
5150 op0 = reg_equiv_constant[regno];
5151 else if (GET_CODE (op1) == REG
5152 && (regno = REGNO (op1)) >= FIRST_PSEUDO_REGISTER
5153 && reg_renumber[regno] < 0
5154 && reg_equiv_constant[regno] != 0)
5155 op1 = reg_equiv_constant[regno];
5156 else if (GET_CODE (op0) == PLUS
5157 && (tem = subst_indexed_address (op0)) != op0)
5158 op0 = tem;
5159 else if (GET_CODE (op1) == PLUS
5160 && (tem = subst_indexed_address (op1)) != op1)
5161 op1 = tem;
5162 else
5163 return addr;
5164
5165 /* Pick out up to three things to add. */
5166 if (GET_CODE (op1) == PLUS)
5167 op2 = XEXP (op1, 1), op1 = XEXP (op1, 0);
5168 else if (GET_CODE (op0) == PLUS)
5169 op2 = op1, op1 = XEXP (op0, 1), op0 = XEXP (op0, 0);
5170
5171 /* Compute the sum. */
5172 if (op2 != 0)
5173 op1 = form_sum (op1, op2);
5174 if (op1 != 0)
5175 op0 = form_sum (op0, op1);
5176
5177 return op0;
5178 }
5179 return addr;
5180 }
5181 \f
5182 /* Update the REG_INC notes for an insn. It updates all REG_INC
5183 notes for the instruction which refer to REGNO the to refer
5184 to the reload number.
5185
5186 INSN is the insn for which any REG_INC notes need updating.
5187
5188 REGNO is the register number which has been reloaded.
5189
5190 RELOADNUM is the reload number. */
5191
5192 static void
5193 update_auto_inc_notes (rtx insn ATTRIBUTE_UNUSED, int regno ATTRIBUTE_UNUSED,
5194 int reloadnum ATTRIBUTE_UNUSED)
5195 {
5196 #ifdef AUTO_INC_DEC
5197 rtx link;
5198
5199 for (link = REG_NOTES (insn); link; link = XEXP (link, 1))
5200 if (REG_NOTE_KIND (link) == REG_INC
5201 && (int) REGNO (XEXP (link, 0)) == regno)
5202 push_replacement (&XEXP (link, 0), reloadnum, VOIDmode);
5203 #endif
5204 }
5205 \f
5206 /* Record the pseudo registers we must reload into hard registers in a
5207 subexpression of a would-be memory address, X referring to a value
5208 in mode MODE. (This function is not called if the address we find
5209 is strictly valid.)
5210
5211 CONTEXT = 1 means we are considering regs as index regs,
5212 = 0 means we are considering them as base regs.
5213
5214 OPNUM and TYPE specify the purpose of any reloads made.
5215
5216 IND_LEVELS says how many levels of indirect addressing are
5217 supported at this point in the address.
5218
5219 INSN, if nonzero, is the insn in which we do the reload. It is used
5220 to determine if we may generate output reloads.
5221
5222 We return nonzero if X, as a whole, is reloaded or replaced. */
5223
5224 /* Note that we take shortcuts assuming that no multi-reg machine mode
5225 occurs as part of an address.
5226 Also, this is not fully machine-customizable; it works for machines
5227 such as VAXen and 68000's and 32000's, but other possible machines
5228 could have addressing modes that this does not handle right. */
5229
5230 static int
5231 find_reloads_address_1 (enum machine_mode mode, rtx x, int context,
5232 rtx *loc, int opnum, enum reload_type type,
5233 int ind_levels, rtx insn)
5234 {
5235 RTX_CODE code = GET_CODE (x);
5236
5237 switch (code)
5238 {
5239 case PLUS:
5240 {
5241 rtx orig_op0 = XEXP (x, 0);
5242 rtx orig_op1 = XEXP (x, 1);
5243 RTX_CODE code0 = GET_CODE (orig_op0);
5244 RTX_CODE code1 = GET_CODE (orig_op1);
5245 rtx op0 = orig_op0;
5246 rtx op1 = orig_op1;
5247
5248 if (GET_CODE (op0) == SUBREG)
5249 {
5250 op0 = SUBREG_REG (op0);
5251 code0 = GET_CODE (op0);
5252 if (code0 == REG && REGNO (op0) < FIRST_PSEUDO_REGISTER)
5253 op0 = gen_rtx_REG (word_mode,
5254 (REGNO (op0) +
5255 subreg_regno_offset (REGNO (SUBREG_REG (orig_op0)),
5256 GET_MODE (SUBREG_REG (orig_op0)),
5257 SUBREG_BYTE (orig_op0),
5258 GET_MODE (orig_op0))));
5259 }
5260
5261 if (GET_CODE (op1) == SUBREG)
5262 {
5263 op1 = SUBREG_REG (op1);
5264 code1 = GET_CODE (op1);
5265 if (code1 == REG && REGNO (op1) < FIRST_PSEUDO_REGISTER)
5266 /* ??? Why is this given op1's mode and above for
5267 ??? op0 SUBREGs we use word_mode? */
5268 op1 = gen_rtx_REG (GET_MODE (op1),
5269 (REGNO (op1) +
5270 subreg_regno_offset (REGNO (SUBREG_REG (orig_op1)),
5271 GET_MODE (SUBREG_REG (orig_op1)),
5272 SUBREG_BYTE (orig_op1),
5273 GET_MODE (orig_op1))));
5274 }
5275 /* Plus in the index register may be created only as a result of
5276 register remateralization for expression like &localvar*4. Reload it.
5277 It may be possible to combine the displacement on the outer level,
5278 but it is probably not worthwhile to do so. */
5279 if (context)
5280 {
5281 find_reloads_address (GET_MODE (x), loc, XEXP (x, 0), &XEXP (x, 0),
5282 opnum, ADDR_TYPE (type), ind_levels, insn);
5283 push_reload (*loc, NULL_RTX, loc, (rtx*) 0,
5284 (context ? INDEX_REG_CLASS : MODE_BASE_REG_CLASS (mode)),
5285 GET_MODE (x), VOIDmode, 0, 0, opnum, type);
5286 return 1;
5287 }
5288
5289 if (code0 == MULT || code0 == SIGN_EXTEND || code0 == TRUNCATE
5290 || code0 == ZERO_EXTEND || code1 == MEM)
5291 {
5292 find_reloads_address_1 (mode, orig_op0, 1, &XEXP (x, 0), opnum,
5293 type, ind_levels, insn);
5294 find_reloads_address_1 (mode, orig_op1, 0, &XEXP (x, 1), opnum,
5295 type, ind_levels, insn);
5296 }
5297
5298 else if (code1 == MULT || code1 == SIGN_EXTEND || code1 == TRUNCATE
5299 || code1 == ZERO_EXTEND || code0 == MEM)
5300 {
5301 find_reloads_address_1 (mode, orig_op0, 0, &XEXP (x, 0), opnum,
5302 type, ind_levels, insn);
5303 find_reloads_address_1 (mode, orig_op1, 1, &XEXP (x, 1), opnum,
5304 type, ind_levels, insn);
5305 }
5306
5307 else if (code0 == CONST_INT || code0 == CONST
5308 || code0 == SYMBOL_REF || code0 == LABEL_REF)
5309 find_reloads_address_1 (mode, orig_op1, 0, &XEXP (x, 1), opnum,
5310 type, ind_levels, insn);
5311
5312 else if (code1 == CONST_INT || code1 == CONST
5313 || code1 == SYMBOL_REF || code1 == LABEL_REF)
5314 find_reloads_address_1 (mode, orig_op0, 0, &XEXP (x, 0), opnum,
5315 type, ind_levels, insn);
5316
5317 else if (code0 == REG && code1 == REG)
5318 {
5319 if (REG_OK_FOR_INDEX_P (op0)
5320 && REG_MODE_OK_FOR_BASE_P (op1, mode))
5321 return 0;
5322 else if (REG_OK_FOR_INDEX_P (op1)
5323 && REG_MODE_OK_FOR_BASE_P (op0, mode))
5324 return 0;
5325 else if (REG_MODE_OK_FOR_BASE_P (op1, mode))
5326 find_reloads_address_1 (mode, orig_op0, 1, &XEXP (x, 0), opnum,
5327 type, ind_levels, insn);
5328 else if (REG_MODE_OK_FOR_BASE_P (op0, mode))
5329 find_reloads_address_1 (mode, orig_op1, 1, &XEXP (x, 1), opnum,
5330 type, ind_levels, insn);
5331 else if (REG_OK_FOR_INDEX_P (op1))
5332 find_reloads_address_1 (mode, orig_op0, 0, &XEXP (x, 0), opnum,
5333 type, ind_levels, insn);
5334 else if (REG_OK_FOR_INDEX_P (op0))
5335 find_reloads_address_1 (mode, orig_op1, 0, &XEXP (x, 1), opnum,
5336 type, ind_levels, insn);
5337 else
5338 {
5339 find_reloads_address_1 (mode, orig_op0, 1, &XEXP (x, 0), opnum,
5340 type, ind_levels, insn);
5341 find_reloads_address_1 (mode, orig_op1, 0, &XEXP (x, 1), opnum,
5342 type, ind_levels, insn);
5343 }
5344 }
5345
5346 else if (code0 == REG)
5347 {
5348 find_reloads_address_1 (mode, orig_op0, 1, &XEXP (x, 0), opnum,
5349 type, ind_levels, insn);
5350 find_reloads_address_1 (mode, orig_op1, 0, &XEXP (x, 1), opnum,
5351 type, ind_levels, insn);
5352 }
5353
5354 else if (code1 == REG)
5355 {
5356 find_reloads_address_1 (mode, orig_op1, 1, &XEXP (x, 1), opnum,
5357 type, ind_levels, insn);
5358 find_reloads_address_1 (mode, orig_op0, 0, &XEXP (x, 0), opnum,
5359 type, ind_levels, insn);
5360 }
5361 }
5362
5363 return 0;
5364
5365 case POST_MODIFY:
5366 case PRE_MODIFY:
5367 {
5368 rtx op0 = XEXP (x, 0);
5369 rtx op1 = XEXP (x, 1);
5370
5371 if (GET_CODE (op1) != PLUS && GET_CODE (op1) != MINUS)
5372 return 0;
5373
5374 /* Currently, we only support {PRE,POST}_MODIFY constructs
5375 where a base register is {inc,dec}remented by the contents
5376 of another register or by a constant value. Thus, these
5377 operands must match. */
5378 if (op0 != XEXP (op1, 0))
5379 abort ();
5380
5381 /* Require index register (or constant). Let's just handle the
5382 register case in the meantime... If the target allows
5383 auto-modify by a constant then we could try replacing a pseudo
5384 register with its equivalent constant where applicable. */
5385 if (REG_P (XEXP (op1, 1)))
5386 if (!REGNO_OK_FOR_INDEX_P (REGNO (XEXP (op1, 1))))
5387 find_reloads_address_1 (mode, XEXP (op1, 1), 1, &XEXP (op1, 1),
5388 opnum, type, ind_levels, insn);
5389
5390 if (REG_P (XEXP (op1, 0)))
5391 {
5392 int regno = REGNO (XEXP (op1, 0));
5393 int reloadnum;
5394
5395 /* A register that is incremented cannot be constant! */
5396 if (regno >= FIRST_PSEUDO_REGISTER
5397 && reg_equiv_constant[regno] != 0)
5398 abort ();
5399
5400 /* Handle a register that is equivalent to a memory location
5401 which cannot be addressed directly. */
5402 if (reg_equiv_memory_loc[regno] != 0
5403 && (reg_equiv_address[regno] != 0
5404 || num_not_at_initial_offset))
5405 {
5406 rtx tem = make_memloc (XEXP (x, 0), regno);
5407
5408 if (reg_equiv_address[regno]
5409 || ! rtx_equal_p (tem, reg_equiv_mem[regno]))
5410 {
5411 /* First reload the memory location's address.
5412 We can't use ADDR_TYPE (type) here, because we need to
5413 write back the value after reading it, hence we actually
5414 need two registers. */
5415 find_reloads_address (GET_MODE (tem), &tem, XEXP (tem, 0),
5416 &XEXP (tem, 0), opnum,
5417 RELOAD_OTHER,
5418 ind_levels, insn);
5419
5420 /* Then reload the memory location into a base
5421 register. */
5422 reloadnum = push_reload (tem, tem, &XEXP (x, 0),
5423 &XEXP (op1, 0),
5424 MODE_BASE_REG_CLASS (mode),
5425 GET_MODE (x), GET_MODE (x), 0,
5426 0, opnum, RELOAD_OTHER);
5427
5428 update_auto_inc_notes (this_insn, regno, reloadnum);
5429 return 0;
5430 }
5431 }
5432
5433 if (reg_renumber[regno] >= 0)
5434 regno = reg_renumber[regno];
5435
5436 /* We require a base register here... */
5437 if (!REGNO_MODE_OK_FOR_BASE_P (regno, GET_MODE (x)))
5438 {
5439 reloadnum = push_reload (XEXP (op1, 0), XEXP (x, 0),
5440 &XEXP (op1, 0), &XEXP (x, 0),
5441 MODE_BASE_REG_CLASS (mode),
5442 GET_MODE (x), GET_MODE (x), 0, 0,
5443 opnum, RELOAD_OTHER);
5444
5445 update_auto_inc_notes (this_insn, regno, reloadnum);
5446 return 0;
5447 }
5448 }
5449 else
5450 abort ();
5451 }
5452 return 0;
5453
5454 case POST_INC:
5455 case POST_DEC:
5456 case PRE_INC:
5457 case PRE_DEC:
5458 if (GET_CODE (XEXP (x, 0)) == REG)
5459 {
5460 int regno = REGNO (XEXP (x, 0));
5461 int value = 0;
5462 rtx x_orig = x;
5463
5464 /* A register that is incremented cannot be constant! */
5465 if (regno >= FIRST_PSEUDO_REGISTER
5466 && reg_equiv_constant[regno] != 0)
5467 abort ();
5468
5469 /* Handle a register that is equivalent to a memory location
5470 which cannot be addressed directly. */
5471 if (reg_equiv_memory_loc[regno] != 0
5472 && (reg_equiv_address[regno] != 0 || num_not_at_initial_offset))
5473 {
5474 rtx tem = make_memloc (XEXP (x, 0), regno);
5475 if (reg_equiv_address[regno]
5476 || ! rtx_equal_p (tem, reg_equiv_mem[regno]))
5477 {
5478 /* First reload the memory location's address.
5479 We can't use ADDR_TYPE (type) here, because we need to
5480 write back the value after reading it, hence we actually
5481 need two registers. */
5482 find_reloads_address (GET_MODE (tem), &tem, XEXP (tem, 0),
5483 &XEXP (tem, 0), opnum, type,
5484 ind_levels, insn);
5485 /* Put this inside a new increment-expression. */
5486 x = gen_rtx_fmt_e (GET_CODE (x), GET_MODE (x), tem);
5487 /* Proceed to reload that, as if it contained a register. */
5488 }
5489 }
5490
5491 /* If we have a hard register that is ok as an index,
5492 don't make a reload. If an autoincrement of a nice register
5493 isn't "valid", it must be that no autoincrement is "valid".
5494 If that is true and something made an autoincrement anyway,
5495 this must be a special context where one is allowed.
5496 (For example, a "push" instruction.)
5497 We can't improve this address, so leave it alone. */
5498
5499 /* Otherwise, reload the autoincrement into a suitable hard reg
5500 and record how much to increment by. */
5501
5502 if (reg_renumber[regno] >= 0)
5503 regno = reg_renumber[regno];
5504 if ((regno >= FIRST_PSEUDO_REGISTER
5505 || !(context ? REGNO_OK_FOR_INDEX_P (regno)
5506 : REGNO_MODE_OK_FOR_BASE_P (regno, mode))))
5507 {
5508 int reloadnum;
5509
5510 /* If we can output the register afterwards, do so, this
5511 saves the extra update.
5512 We can do so if we have an INSN - i.e. no JUMP_INSN nor
5513 CALL_INSN - and it does not set CC0.
5514 But don't do this if we cannot directly address the
5515 memory location, since this will make it harder to
5516 reuse address reloads, and increases register pressure.
5517 Also don't do this if we can probably update x directly. */
5518 rtx equiv = (GET_CODE (XEXP (x, 0)) == MEM
5519 ? XEXP (x, 0)
5520 : reg_equiv_mem[regno]);
5521 int icode = (int) add_optab->handlers[(int) Pmode].insn_code;
5522 if (insn && GET_CODE (insn) == INSN && equiv
5523 && memory_operand (equiv, GET_MODE (equiv))
5524 #ifdef HAVE_cc0
5525 && ! sets_cc0_p (PATTERN (insn))
5526 #endif
5527 && ! (icode != CODE_FOR_nothing
5528 && ((*insn_data[icode].operand[0].predicate)
5529 (equiv, Pmode))
5530 && ((*insn_data[icode].operand[1].predicate)
5531 (equiv, Pmode))))
5532 {
5533 /* We use the original pseudo for loc, so that
5534 emit_reload_insns() knows which pseudo this
5535 reload refers to and updates the pseudo rtx, not
5536 its equivalent memory location, as well as the
5537 corresponding entry in reg_last_reload_reg. */
5538 loc = &XEXP (x_orig, 0);
5539 x = XEXP (x, 0);
5540 reloadnum
5541 = push_reload (x, x, loc, loc,
5542 (context ? INDEX_REG_CLASS :
5543 MODE_BASE_REG_CLASS (mode)),
5544 GET_MODE (x), GET_MODE (x), 0, 0,
5545 opnum, RELOAD_OTHER);
5546 }
5547 else
5548 {
5549 reloadnum
5550 = push_reload (x, NULL_RTX, loc, (rtx*) 0,
5551 (context ? INDEX_REG_CLASS :
5552 MODE_BASE_REG_CLASS (mode)),
5553 GET_MODE (x), GET_MODE (x), 0, 0,
5554 opnum, type);
5555 rld[reloadnum].inc
5556 = find_inc_amount (PATTERN (this_insn), XEXP (x_orig, 0));
5557
5558 value = 1;
5559 }
5560
5561 update_auto_inc_notes (this_insn, REGNO (XEXP (x_orig, 0)),
5562 reloadnum);
5563 }
5564 return value;
5565 }
5566
5567 else if (GET_CODE (XEXP (x, 0)) == MEM)
5568 {
5569 /* This is probably the result of a substitution, by eliminate_regs,
5570 of an equivalent address for a pseudo that was not allocated to a
5571 hard register. Verify that the specified address is valid and
5572 reload it into a register. */
5573 /* Variable `tem' might or might not be used in FIND_REG_INC_NOTE. */
5574 rtx tem ATTRIBUTE_UNUSED = XEXP (x, 0);
5575 rtx link;
5576 int reloadnum;
5577
5578 /* Since we know we are going to reload this item, don't decrement
5579 for the indirection level.
5580
5581 Note that this is actually conservative: it would be slightly
5582 more efficient to use the value of SPILL_INDIRECT_LEVELS from
5583 reload1.c here. */
5584 /* We can't use ADDR_TYPE (type) here, because we need to
5585 write back the value after reading it, hence we actually
5586 need two registers. */
5587 find_reloads_address (GET_MODE (x), &XEXP (x, 0),
5588 XEXP (XEXP (x, 0), 0), &XEXP (XEXP (x, 0), 0),
5589 opnum, type, ind_levels, insn);
5590
5591 reloadnum = push_reload (x, NULL_RTX, loc, (rtx*) 0,
5592 (context ? INDEX_REG_CLASS :
5593 MODE_BASE_REG_CLASS (mode)),
5594 GET_MODE (x), VOIDmode, 0, 0, opnum, type);
5595 rld[reloadnum].inc
5596 = find_inc_amount (PATTERN (this_insn), XEXP (x, 0));
5597
5598 link = FIND_REG_INC_NOTE (this_insn, tem);
5599 if (link != 0)
5600 push_replacement (&XEXP (link, 0), reloadnum, VOIDmode);
5601
5602 return 1;
5603 }
5604 return 0;
5605
5606 case MEM:
5607 /* This is probably the result of a substitution, by eliminate_regs, of
5608 an equivalent address for a pseudo that was not allocated to a hard
5609 register. Verify that the specified address is valid and reload it
5610 into a register.
5611
5612 Since we know we are going to reload this item, don't decrement for
5613 the indirection level.
5614
5615 Note that this is actually conservative: it would be slightly more
5616 efficient to use the value of SPILL_INDIRECT_LEVELS from
5617 reload1.c here. */
5618
5619 find_reloads_address (GET_MODE (x), loc, XEXP (x, 0), &XEXP (x, 0),
5620 opnum, ADDR_TYPE (type), ind_levels, insn);
5621 push_reload (*loc, NULL_RTX, loc, (rtx*) 0,
5622 (context ? INDEX_REG_CLASS : MODE_BASE_REG_CLASS (mode)),
5623 GET_MODE (x), VOIDmode, 0, 0, opnum, type);
5624 return 1;
5625
5626 case REG:
5627 {
5628 int regno = REGNO (x);
5629
5630 if (reg_equiv_constant[regno] != 0)
5631 {
5632 find_reloads_address_part (reg_equiv_constant[regno], loc,
5633 (context ? INDEX_REG_CLASS :
5634 MODE_BASE_REG_CLASS (mode)),
5635 GET_MODE (x), opnum, type, ind_levels);
5636 return 1;
5637 }
5638
5639 #if 0 /* This might screw code in reload1.c to delete prior output-reload
5640 that feeds this insn. */
5641 if (reg_equiv_mem[regno] != 0)
5642 {
5643 push_reload (reg_equiv_mem[regno], NULL_RTX, loc, (rtx*) 0,
5644 (context ? INDEX_REG_CLASS :
5645 MODE_BASE_REG_CLASS (mode)),
5646 GET_MODE (x), VOIDmode, 0, 0, opnum, type);
5647 return 1;
5648 }
5649 #endif
5650
5651 if (reg_equiv_memory_loc[regno]
5652 && (reg_equiv_address[regno] != 0 || num_not_at_initial_offset))
5653 {
5654 rtx tem = make_memloc (x, regno);
5655 if (reg_equiv_address[regno] != 0
5656 || ! rtx_equal_p (tem, reg_equiv_mem[regno]))
5657 {
5658 x = tem;
5659 find_reloads_address (GET_MODE (x), &x, XEXP (x, 0),
5660 &XEXP (x, 0), opnum, ADDR_TYPE (type),
5661 ind_levels, insn);
5662 }
5663 }
5664
5665 if (reg_renumber[regno] >= 0)
5666 regno = reg_renumber[regno];
5667
5668 if ((regno >= FIRST_PSEUDO_REGISTER
5669 || !(context ? REGNO_OK_FOR_INDEX_P (regno)
5670 : REGNO_MODE_OK_FOR_BASE_P (regno, mode))))
5671 {
5672 push_reload (x, NULL_RTX, loc, (rtx*) 0,
5673 (context ? INDEX_REG_CLASS : MODE_BASE_REG_CLASS (mode)),
5674 GET_MODE (x), VOIDmode, 0, 0, opnum, type);
5675 return 1;
5676 }
5677
5678 /* If a register appearing in an address is the subject of a CLOBBER
5679 in this insn, reload it into some other register to be safe.
5680 The CLOBBER is supposed to make the register unavailable
5681 from before this insn to after it. */
5682 if (regno_clobbered_p (regno, this_insn, GET_MODE (x), 0))
5683 {
5684 push_reload (x, NULL_RTX, loc, (rtx*) 0,
5685 (context ? INDEX_REG_CLASS : MODE_BASE_REG_CLASS (mode)),
5686 GET_MODE (x), VOIDmode, 0, 0, opnum, type);
5687 return 1;
5688 }
5689 }
5690 return 0;
5691
5692 case SUBREG:
5693 if (GET_CODE (SUBREG_REG (x)) == REG)
5694 {
5695 /* If this is a SUBREG of a hard register and the resulting register
5696 is of the wrong class, reload the whole SUBREG. This avoids
5697 needless copies if SUBREG_REG is multi-word. */
5698 if (REGNO (SUBREG_REG (x)) < FIRST_PSEUDO_REGISTER)
5699 {
5700 int regno ATTRIBUTE_UNUSED = subreg_regno (x);
5701
5702 if (! (context ? REGNO_OK_FOR_INDEX_P (regno)
5703 : REGNO_MODE_OK_FOR_BASE_P (regno, mode)))
5704 {
5705 push_reload (x, NULL_RTX, loc, (rtx*) 0,
5706 (context ? INDEX_REG_CLASS :
5707 MODE_BASE_REG_CLASS (mode)),
5708 GET_MODE (x), VOIDmode, 0, 0, opnum, type);
5709 return 1;
5710 }
5711 }
5712 /* If this is a SUBREG of a pseudo-register, and the pseudo-register
5713 is larger than the class size, then reload the whole SUBREG. */
5714 else
5715 {
5716 enum reg_class class = (context ? INDEX_REG_CLASS
5717 : MODE_BASE_REG_CLASS (mode));
5718 if ((unsigned) CLASS_MAX_NREGS (class, GET_MODE (SUBREG_REG (x)))
5719 > reg_class_size[class])
5720 {
5721 x = find_reloads_subreg_address (x, 0, opnum, type,
5722 ind_levels, insn);
5723 push_reload (x, NULL_RTX, loc, (rtx*) 0, class,
5724 GET_MODE (x), VOIDmode, 0, 0, opnum, type);
5725 return 1;
5726 }
5727 }
5728 }
5729 break;
5730
5731 default:
5732 break;
5733 }
5734
5735 {
5736 const char *fmt = GET_RTX_FORMAT (code);
5737 int i;
5738
5739 for (i = GET_RTX_LENGTH (code) - 1; i >= 0; i--)
5740 {
5741 if (fmt[i] == 'e')
5742 find_reloads_address_1 (mode, XEXP (x, i), context, &XEXP (x, i),
5743 opnum, type, ind_levels, insn);
5744 }
5745 }
5746
5747 return 0;
5748 }
5749 \f
5750 /* X, which is found at *LOC, is a part of an address that needs to be
5751 reloaded into a register of class CLASS. If X is a constant, or if
5752 X is a PLUS that contains a constant, check that the constant is a
5753 legitimate operand and that we are supposed to be able to load
5754 it into the register.
5755
5756 If not, force the constant into memory and reload the MEM instead.
5757
5758 MODE is the mode to use, in case X is an integer constant.
5759
5760 OPNUM and TYPE describe the purpose of any reloads made.
5761
5762 IND_LEVELS says how many levels of indirect addressing this machine
5763 supports. */
5764
5765 static void
5766 find_reloads_address_part (rtx x, rtx *loc, enum reg_class class,
5767 enum machine_mode mode, int opnum,
5768 enum reload_type type, int ind_levels)
5769 {
5770 if (CONSTANT_P (x)
5771 && (! LEGITIMATE_CONSTANT_P (x)
5772 || PREFERRED_RELOAD_CLASS (x, class) == NO_REGS))
5773 {
5774 rtx tem;
5775
5776 tem = x = force_const_mem (mode, x);
5777 find_reloads_address (mode, &tem, XEXP (tem, 0), &XEXP (tem, 0),
5778 opnum, type, ind_levels, 0);
5779 }
5780
5781 else if (GET_CODE (x) == PLUS
5782 && CONSTANT_P (XEXP (x, 1))
5783 && (! LEGITIMATE_CONSTANT_P (XEXP (x, 1))
5784 || PREFERRED_RELOAD_CLASS (XEXP (x, 1), class) == NO_REGS))
5785 {
5786 rtx tem;
5787
5788 tem = force_const_mem (GET_MODE (x), XEXP (x, 1));
5789 x = gen_rtx_PLUS (GET_MODE (x), XEXP (x, 0), tem);
5790 find_reloads_address (mode, &tem, XEXP (tem, 0), &XEXP (tem, 0),
5791 opnum, type, ind_levels, 0);
5792 }
5793
5794 push_reload (x, NULL_RTX, loc, (rtx*) 0, class,
5795 mode, VOIDmode, 0, 0, opnum, type);
5796 }
5797 \f
5798 /* X, a subreg of a pseudo, is a part of an address that needs to be
5799 reloaded.
5800
5801 If the pseudo is equivalent to a memory location that cannot be directly
5802 addressed, make the necessary address reloads.
5803
5804 If address reloads have been necessary, or if the address is changed
5805 by register elimination, return the rtx of the memory location;
5806 otherwise, return X.
5807
5808 If FORCE_REPLACE is nonzero, unconditionally replace the subreg with the
5809 memory location.
5810
5811 OPNUM and TYPE identify the purpose of the reload.
5812
5813 IND_LEVELS says how many levels of indirect addressing are
5814 supported at this point in the address.
5815
5816 INSN, if nonzero, is the insn in which we do the reload. It is used
5817 to determine where to put USEs for pseudos that we have to replace with
5818 stack slots. */
5819
5820 static rtx
5821 find_reloads_subreg_address (rtx x, int force_replace, int opnum,
5822 enum reload_type type, int ind_levels, rtx insn)
5823 {
5824 int regno = REGNO (SUBREG_REG (x));
5825
5826 if (reg_equiv_memory_loc[regno])
5827 {
5828 /* If the address is not directly addressable, or if the address is not
5829 offsettable, then it must be replaced. */
5830 if (! force_replace
5831 && (reg_equiv_address[regno]
5832 || ! offsettable_memref_p (reg_equiv_mem[regno])))
5833 force_replace = 1;
5834
5835 if (force_replace || num_not_at_initial_offset)
5836 {
5837 rtx tem = make_memloc (SUBREG_REG (x), regno);
5838
5839 /* If the address changes because of register elimination, then
5840 it must be replaced. */
5841 if (force_replace
5842 || ! rtx_equal_p (tem, reg_equiv_mem[regno]))
5843 {
5844 unsigned outer_size = GET_MODE_SIZE (GET_MODE (x));
5845 unsigned inner_size = GET_MODE_SIZE (GET_MODE (SUBREG_REG (x)));
5846 int offset;
5847
5848 /* For big-endian paradoxical subregs, SUBREG_BYTE does not
5849 hold the correct (negative) byte offset. */
5850 if (BYTES_BIG_ENDIAN && outer_size > inner_size)
5851 offset = inner_size - outer_size;
5852 else
5853 offset = SUBREG_BYTE (x);
5854
5855 XEXP (tem, 0) = plus_constant (XEXP (tem, 0), offset);
5856 PUT_MODE (tem, GET_MODE (x));
5857
5858 /* If this was a paradoxical subreg that we replaced, the
5859 resulting memory must be sufficiently aligned to allow
5860 us to widen the mode of the memory. */
5861 if (outer_size > inner_size && STRICT_ALIGNMENT)
5862 {
5863 rtx base;
5864
5865 base = XEXP (tem, 0);
5866 if (GET_CODE (base) == PLUS)
5867 {
5868 if (GET_CODE (XEXP (base, 1)) == CONST_INT
5869 && INTVAL (XEXP (base, 1)) % outer_size != 0)
5870 return x;
5871 base = XEXP (base, 0);
5872 }
5873 if (GET_CODE (base) != REG
5874 || (REGNO_POINTER_ALIGN (REGNO (base))
5875 < outer_size * BITS_PER_UNIT))
5876 return x;
5877 }
5878
5879 find_reloads_address (GET_MODE (tem), &tem, XEXP (tem, 0),
5880 &XEXP (tem, 0), opnum, ADDR_TYPE (type),
5881 ind_levels, insn);
5882
5883 /* If this is not a toplevel operand, find_reloads doesn't see
5884 this substitution. We have to emit a USE of the pseudo so
5885 that delete_output_reload can see it. */
5886 if (replace_reloads && recog_data.operand[opnum] != x)
5887 /* We mark the USE with QImode so that we recognize it
5888 as one that can be safely deleted at the end of
5889 reload. */
5890 PUT_MODE (emit_insn_before (gen_rtx_USE (VOIDmode,
5891 SUBREG_REG (x)),
5892 insn), QImode);
5893 x = tem;
5894 }
5895 }
5896 }
5897 return x;
5898 }
5899 \f
5900 /* Substitute into the current INSN the registers into which we have reloaded
5901 the things that need reloading. The array `replacements'
5902 contains the locations of all pointers that must be changed
5903 and says what to replace them with.
5904
5905 Return the rtx that X translates into; usually X, but modified. */
5906
5907 void
5908 subst_reloads (rtx insn)
5909 {
5910 int i;
5911
5912 for (i = 0; i < n_replacements; i++)
5913 {
5914 struct replacement *r = &replacements[i];
5915 rtx reloadreg = rld[r->what].reg_rtx;
5916 if (reloadreg)
5917 {
5918 #ifdef ENABLE_CHECKING
5919 /* Internal consistency test. Check that we don't modify
5920 anything in the equivalence arrays. Whenever something from
5921 those arrays needs to be reloaded, it must be unshared before
5922 being substituted into; the equivalence must not be modified.
5923 Otherwise, if the equivalence is used after that, it will
5924 have been modified, and the thing substituted (probably a
5925 register) is likely overwritten and not a usable equivalence. */
5926 int check_regno;
5927
5928 for (check_regno = 0; check_regno < max_regno; check_regno++)
5929 {
5930 #define CHECK_MODF(ARRAY) \
5931 if (ARRAY[check_regno] \
5932 && loc_mentioned_in_p (r->where, \
5933 ARRAY[check_regno])) \
5934 abort ()
5935
5936 CHECK_MODF (reg_equiv_constant);
5937 CHECK_MODF (reg_equiv_memory_loc);
5938 CHECK_MODF (reg_equiv_address);
5939 CHECK_MODF (reg_equiv_mem);
5940 #undef CHECK_MODF
5941 }
5942 #endif /* ENABLE_CHECKING */
5943
5944 /* If we're replacing a LABEL_REF with a register, add a
5945 REG_LABEL note to indicate to flow which label this
5946 register refers to. */
5947 if (GET_CODE (*r->where) == LABEL_REF
5948 && GET_CODE (insn) == JUMP_INSN)
5949 REG_NOTES (insn) = gen_rtx_INSN_LIST (REG_LABEL,
5950 XEXP (*r->where, 0),
5951 REG_NOTES (insn));
5952
5953 /* Encapsulate RELOADREG so its machine mode matches what
5954 used to be there. Note that gen_lowpart_common will
5955 do the wrong thing if RELOADREG is multi-word. RELOADREG
5956 will always be a REG here. */
5957 if (GET_MODE (reloadreg) != r->mode && r->mode != VOIDmode)
5958 reloadreg = reload_adjust_reg_for_mode (reloadreg, r->mode);
5959
5960 /* If we are putting this into a SUBREG and RELOADREG is a
5961 SUBREG, we would be making nested SUBREGs, so we have to fix
5962 this up. Note that r->where == &SUBREG_REG (*r->subreg_loc). */
5963
5964 if (r->subreg_loc != 0 && GET_CODE (reloadreg) == SUBREG)
5965 {
5966 if (GET_MODE (*r->subreg_loc)
5967 == GET_MODE (SUBREG_REG (reloadreg)))
5968 *r->subreg_loc = SUBREG_REG (reloadreg);
5969 else
5970 {
5971 int final_offset =
5972 SUBREG_BYTE (*r->subreg_loc) + SUBREG_BYTE (reloadreg);
5973
5974 /* When working with SUBREGs the rule is that the byte
5975 offset must be a multiple of the SUBREG's mode. */
5976 final_offset = (final_offset /
5977 GET_MODE_SIZE (GET_MODE (*r->subreg_loc)));
5978 final_offset = (final_offset *
5979 GET_MODE_SIZE (GET_MODE (*r->subreg_loc)));
5980
5981 *r->where = SUBREG_REG (reloadreg);
5982 SUBREG_BYTE (*r->subreg_loc) = final_offset;
5983 }
5984 }
5985 else
5986 *r->where = reloadreg;
5987 }
5988 /* If reload got no reg and isn't optional, something's wrong. */
5989 else if (! rld[r->what].optional)
5990 abort ();
5991 }
5992 }
5993 \f
5994 /* Make a copy of any replacements being done into X and move those
5995 copies to locations in Y, a copy of X. */
5996
5997 void
5998 copy_replacements (rtx x, rtx y)
5999 {
6000 /* We can't support X being a SUBREG because we might then need to know its
6001 location if something inside it was replaced. */
6002 if (GET_CODE (x) == SUBREG)
6003 abort ();
6004
6005 copy_replacements_1 (&x, &y, n_replacements);
6006 }
6007
6008 static void
6009 copy_replacements_1 (rtx *px, rtx *py, int orig_replacements)
6010 {
6011 int i, j;
6012 rtx x, y;
6013 struct replacement *r;
6014 enum rtx_code code;
6015 const char *fmt;
6016
6017 for (j = 0; j < orig_replacements; j++)
6018 {
6019 if (replacements[j].subreg_loc == px)
6020 {
6021 r = &replacements[n_replacements++];
6022 r->where = replacements[j].where;
6023 r->subreg_loc = py;
6024 r->what = replacements[j].what;
6025 r->mode = replacements[j].mode;
6026 }
6027 else if (replacements[j].where == px)
6028 {
6029 r = &replacements[n_replacements++];
6030 r->where = py;
6031 r->subreg_loc = 0;
6032 r->what = replacements[j].what;
6033 r->mode = replacements[j].mode;
6034 }
6035 }
6036
6037 x = *px;
6038 y = *py;
6039 code = GET_CODE (x);
6040 fmt = GET_RTX_FORMAT (code);
6041
6042 for (i = GET_RTX_LENGTH (code) - 1; i >= 0; i--)
6043 {
6044 if (fmt[i] == 'e')
6045 copy_replacements_1 (&XEXP (x, i), &XEXP (y, i), orig_replacements);
6046 else if (fmt[i] == 'E')
6047 for (j = XVECLEN (x, i); --j >= 0; )
6048 copy_replacements_1 (&XVECEXP (x, i, j), &XVECEXP (y, i, j),
6049 orig_replacements);
6050 }
6051 }
6052
6053 /* Change any replacements being done to *X to be done to *Y. */
6054
6055 void
6056 move_replacements (rtx *x, rtx *y)
6057 {
6058 int i;
6059
6060 for (i = 0; i < n_replacements; i++)
6061 if (replacements[i].subreg_loc == x)
6062 replacements[i].subreg_loc = y;
6063 else if (replacements[i].where == x)
6064 {
6065 replacements[i].where = y;
6066 replacements[i].subreg_loc = 0;
6067 }
6068 }
6069 \f
6070 /* If LOC was scheduled to be replaced by something, return the replacement.
6071 Otherwise, return *LOC. */
6072
6073 rtx
6074 find_replacement (rtx *loc)
6075 {
6076 struct replacement *r;
6077
6078 for (r = &replacements[0]; r < &replacements[n_replacements]; r++)
6079 {
6080 rtx reloadreg = rld[r->what].reg_rtx;
6081
6082 if (reloadreg && r->where == loc)
6083 {
6084 if (r->mode != VOIDmode && GET_MODE (reloadreg) != r->mode)
6085 reloadreg = gen_rtx_REG (r->mode, REGNO (reloadreg));
6086
6087 return reloadreg;
6088 }
6089 else if (reloadreg && r->subreg_loc == loc)
6090 {
6091 /* RELOADREG must be either a REG or a SUBREG.
6092
6093 ??? Is it actually still ever a SUBREG? If so, why? */
6094
6095 if (GET_CODE (reloadreg) == REG)
6096 return gen_rtx_REG (GET_MODE (*loc),
6097 (REGNO (reloadreg) +
6098 subreg_regno_offset (REGNO (SUBREG_REG (*loc)),
6099 GET_MODE (SUBREG_REG (*loc)),
6100 SUBREG_BYTE (*loc),
6101 GET_MODE (*loc))));
6102 else if (GET_MODE (reloadreg) == GET_MODE (*loc))
6103 return reloadreg;
6104 else
6105 {
6106 int final_offset = SUBREG_BYTE (reloadreg) + SUBREG_BYTE (*loc);
6107
6108 /* When working with SUBREGs the rule is that the byte
6109 offset must be a multiple of the SUBREG's mode. */
6110 final_offset = (final_offset / GET_MODE_SIZE (GET_MODE (*loc)));
6111 final_offset = (final_offset * GET_MODE_SIZE (GET_MODE (*loc)));
6112 return gen_rtx_SUBREG (GET_MODE (*loc), SUBREG_REG (reloadreg),
6113 final_offset);
6114 }
6115 }
6116 }
6117
6118 /* If *LOC is a PLUS, MINUS, or MULT, see if a replacement is scheduled for
6119 what's inside and make a new rtl if so. */
6120 if (GET_CODE (*loc) == PLUS || GET_CODE (*loc) == MINUS
6121 || GET_CODE (*loc) == MULT)
6122 {
6123 rtx x = find_replacement (&XEXP (*loc, 0));
6124 rtx y = find_replacement (&XEXP (*loc, 1));
6125
6126 if (x != XEXP (*loc, 0) || y != XEXP (*loc, 1))
6127 return gen_rtx_fmt_ee (GET_CODE (*loc), GET_MODE (*loc), x, y);
6128 }
6129
6130 return *loc;
6131 }
6132 \f
6133 /* Return nonzero if register in range [REGNO, ENDREGNO)
6134 appears either explicitly or implicitly in X
6135 other than being stored into (except for earlyclobber operands).
6136
6137 References contained within the substructure at LOC do not count.
6138 LOC may be zero, meaning don't ignore anything.
6139
6140 This is similar to refers_to_regno_p in rtlanal.c except that we
6141 look at equivalences for pseudos that didn't get hard registers. */
6142
6143 int
6144 refers_to_regno_for_reload_p (unsigned int regno, unsigned int endregno,
6145 rtx x, rtx *loc)
6146 {
6147 int i;
6148 unsigned int r;
6149 RTX_CODE code;
6150 const char *fmt;
6151
6152 if (x == 0)
6153 return 0;
6154
6155 repeat:
6156 code = GET_CODE (x);
6157
6158 switch (code)
6159 {
6160 case REG:
6161 r = REGNO (x);
6162
6163 /* If this is a pseudo, a hard register must not have been allocated.
6164 X must therefore either be a constant or be in memory. */
6165 if (r >= FIRST_PSEUDO_REGISTER)
6166 {
6167 if (reg_equiv_memory_loc[r])
6168 return refers_to_regno_for_reload_p (regno, endregno,
6169 reg_equiv_memory_loc[r],
6170 (rtx*) 0);
6171
6172 if (reg_equiv_constant[r])
6173 return 0;
6174
6175 abort ();
6176 }
6177
6178 return (endregno > r
6179 && regno < r + (r < FIRST_PSEUDO_REGISTER
6180 ? HARD_REGNO_NREGS (r, GET_MODE (x))
6181 : 1));
6182
6183 case SUBREG:
6184 /* If this is a SUBREG of a hard reg, we can see exactly which
6185 registers are being modified. Otherwise, handle normally. */
6186 if (GET_CODE (SUBREG_REG (x)) == REG
6187 && REGNO (SUBREG_REG (x)) < FIRST_PSEUDO_REGISTER)
6188 {
6189 unsigned int inner_regno = subreg_regno (x);
6190 unsigned int inner_endregno
6191 = inner_regno + (inner_regno < FIRST_PSEUDO_REGISTER
6192 ? HARD_REGNO_NREGS (regno, GET_MODE (x)) : 1);
6193
6194 return endregno > inner_regno && regno < inner_endregno;
6195 }
6196 break;
6197
6198 case CLOBBER:
6199 case SET:
6200 if (&SET_DEST (x) != loc
6201 /* Note setting a SUBREG counts as referring to the REG it is in for
6202 a pseudo but not for hard registers since we can
6203 treat each word individually. */
6204 && ((GET_CODE (SET_DEST (x)) == SUBREG
6205 && loc != &SUBREG_REG (SET_DEST (x))
6206 && GET_CODE (SUBREG_REG (SET_DEST (x))) == REG
6207 && REGNO (SUBREG_REG (SET_DEST (x))) >= FIRST_PSEUDO_REGISTER
6208 && refers_to_regno_for_reload_p (regno, endregno,
6209 SUBREG_REG (SET_DEST (x)),
6210 loc))
6211 /* If the output is an earlyclobber operand, this is
6212 a conflict. */
6213 || ((GET_CODE (SET_DEST (x)) != REG
6214 || earlyclobber_operand_p (SET_DEST (x)))
6215 && refers_to_regno_for_reload_p (regno, endregno,
6216 SET_DEST (x), loc))))
6217 return 1;
6218
6219 if (code == CLOBBER || loc == &SET_SRC (x))
6220 return 0;
6221 x = SET_SRC (x);
6222 goto repeat;
6223
6224 default:
6225 break;
6226 }
6227
6228 /* X does not match, so try its subexpressions. */
6229
6230 fmt = GET_RTX_FORMAT (code);
6231 for (i = GET_RTX_LENGTH (code) - 1; i >= 0; i--)
6232 {
6233 if (fmt[i] == 'e' && loc != &XEXP (x, i))
6234 {
6235 if (i == 0)
6236 {
6237 x = XEXP (x, 0);
6238 goto repeat;
6239 }
6240 else
6241 if (refers_to_regno_for_reload_p (regno, endregno,
6242 XEXP (x, i), loc))
6243 return 1;
6244 }
6245 else if (fmt[i] == 'E')
6246 {
6247 int j;
6248 for (j = XVECLEN (x, i) - 1; j >= 0; j--)
6249 if (loc != &XVECEXP (x, i, j)
6250 && refers_to_regno_for_reload_p (regno, endregno,
6251 XVECEXP (x, i, j), loc))
6252 return 1;
6253 }
6254 }
6255 return 0;
6256 }
6257
6258 /* Nonzero if modifying X will affect IN. If X is a register or a SUBREG,
6259 we check if any register number in X conflicts with the relevant register
6260 numbers. If X is a constant, return 0. If X is a MEM, return 1 iff IN
6261 contains a MEM (we don't bother checking for memory addresses that can't
6262 conflict because we expect this to be a rare case.
6263
6264 This function is similar to reg_overlap_mentioned_p in rtlanal.c except
6265 that we look at equivalences for pseudos that didn't get hard registers. */
6266
6267 int
6268 reg_overlap_mentioned_for_reload_p (rtx x, rtx in)
6269 {
6270 int regno, endregno;
6271
6272 /* Overly conservative. */
6273 if (GET_CODE (x) == STRICT_LOW_PART
6274 || GET_RTX_CLASS (GET_CODE (x)) == 'a')
6275 x = XEXP (x, 0);
6276
6277 /* If either argument is a constant, then modifying X can not affect IN. */
6278 if (CONSTANT_P (x) || CONSTANT_P (in))
6279 return 0;
6280 else if (GET_CODE (x) == SUBREG)
6281 {
6282 regno = REGNO (SUBREG_REG (x));
6283 if (regno < FIRST_PSEUDO_REGISTER)
6284 regno += subreg_regno_offset (REGNO (SUBREG_REG (x)),
6285 GET_MODE (SUBREG_REG (x)),
6286 SUBREG_BYTE (x),
6287 GET_MODE (x));
6288 }
6289 else if (GET_CODE (x) == REG)
6290 {
6291 regno = REGNO (x);
6292
6293 /* If this is a pseudo, it must not have been assigned a hard register.
6294 Therefore, it must either be in memory or be a constant. */
6295
6296 if (regno >= FIRST_PSEUDO_REGISTER)
6297 {
6298 if (reg_equiv_memory_loc[regno])
6299 return refers_to_mem_for_reload_p (in);
6300 else if (reg_equiv_constant[regno])
6301 return 0;
6302 abort ();
6303 }
6304 }
6305 else if (GET_CODE (x) == MEM)
6306 return refers_to_mem_for_reload_p (in);
6307 else if (GET_CODE (x) == SCRATCH || GET_CODE (x) == PC
6308 || GET_CODE (x) == CC0)
6309 return reg_mentioned_p (x, in);
6310 else if (GET_CODE (x) == PLUS)
6311 {
6312 /* We actually want to know if X is mentioned somewhere inside IN.
6313 We must not say that (plus (sp) (const_int 124)) is in
6314 (plus (sp) (const_int 64)), since that can lead to incorrect reload
6315 allocation when spuriously changing a RELOAD_FOR_OUTPUT_ADDRESS
6316 into a RELOAD_OTHER on behalf of another RELOAD_OTHER. */
6317 while (GET_CODE (in) == MEM)
6318 in = XEXP (in, 0);
6319 if (GET_CODE (in) == REG)
6320 return 0;
6321 else if (GET_CODE (in) == PLUS)
6322 return (reg_overlap_mentioned_for_reload_p (x, XEXP (in, 0))
6323 || reg_overlap_mentioned_for_reload_p (x, XEXP (in, 1)));
6324 else return (reg_overlap_mentioned_for_reload_p (XEXP (x, 0), in)
6325 || reg_overlap_mentioned_for_reload_p (XEXP (x, 1), in));
6326 }
6327 else
6328 abort ();
6329
6330 endregno = regno + (regno < FIRST_PSEUDO_REGISTER
6331 ? HARD_REGNO_NREGS (regno, GET_MODE (x)) : 1);
6332
6333 return refers_to_regno_for_reload_p (regno, endregno, in, (rtx*) 0);
6334 }
6335
6336 /* Return nonzero if anything in X contains a MEM. Look also for pseudo
6337 registers. */
6338
6339 int
6340 refers_to_mem_for_reload_p (rtx x)
6341 {
6342 const char *fmt;
6343 int i;
6344
6345 if (GET_CODE (x) == MEM)
6346 return 1;
6347
6348 if (GET_CODE (x) == REG)
6349 return (REGNO (x) >= FIRST_PSEUDO_REGISTER
6350 && reg_equiv_memory_loc[REGNO (x)]);
6351
6352 fmt = GET_RTX_FORMAT (GET_CODE (x));
6353 for (i = GET_RTX_LENGTH (GET_CODE (x)) - 1; i >= 0; i--)
6354 if (fmt[i] == 'e'
6355 && (GET_CODE (XEXP (x, i)) == MEM
6356 || refers_to_mem_for_reload_p (XEXP (x, i))))
6357 return 1;
6358
6359 return 0;
6360 }
6361 \f
6362 /* Check the insns before INSN to see if there is a suitable register
6363 containing the same value as GOAL.
6364 If OTHER is -1, look for a register in class CLASS.
6365 Otherwise, just see if register number OTHER shares GOAL's value.
6366
6367 Return an rtx for the register found, or zero if none is found.
6368
6369 If RELOAD_REG_P is (short *)1,
6370 we reject any hard reg that appears in reload_reg_rtx
6371 because such a hard reg is also needed coming into this insn.
6372
6373 If RELOAD_REG_P is any other nonzero value,
6374 it is a vector indexed by hard reg number
6375 and we reject any hard reg whose element in the vector is nonnegative
6376 as well as any that appears in reload_reg_rtx.
6377
6378 If GOAL is zero, then GOALREG is a register number; we look
6379 for an equivalent for that register.
6380
6381 MODE is the machine mode of the value we want an equivalence for.
6382 If GOAL is nonzero and not VOIDmode, then it must have mode MODE.
6383
6384 This function is used by jump.c as well as in the reload pass.
6385
6386 If GOAL is the sum of the stack pointer and a constant, we treat it
6387 as if it were a constant except that sp is required to be unchanging. */
6388
6389 rtx
6390 find_equiv_reg (rtx goal, rtx insn, enum reg_class class, int other,
6391 short *reload_reg_p, int goalreg, enum machine_mode mode)
6392 {
6393 rtx p = insn;
6394 rtx goaltry, valtry, value, where;
6395 rtx pat;
6396 int regno = -1;
6397 int valueno;
6398 int goal_mem = 0;
6399 int goal_const = 0;
6400 int goal_mem_addr_varies = 0;
6401 int need_stable_sp = 0;
6402 int nregs;
6403 int valuenregs;
6404 int num = 0;
6405
6406 if (goal == 0)
6407 regno = goalreg;
6408 else if (GET_CODE (goal) == REG)
6409 regno = REGNO (goal);
6410 else if (GET_CODE (goal) == MEM)
6411 {
6412 enum rtx_code code = GET_CODE (XEXP (goal, 0));
6413 if (MEM_VOLATILE_P (goal))
6414 return 0;
6415 if (flag_float_store && GET_MODE_CLASS (GET_MODE (goal)) == MODE_FLOAT)
6416 return 0;
6417 /* An address with side effects must be reexecuted. */
6418 switch (code)
6419 {
6420 case POST_INC:
6421 case PRE_INC:
6422 case POST_DEC:
6423 case PRE_DEC:
6424 case POST_MODIFY:
6425 case PRE_MODIFY:
6426 return 0;
6427 default:
6428 break;
6429 }
6430 goal_mem = 1;
6431 }
6432 else if (CONSTANT_P (goal))
6433 goal_const = 1;
6434 else if (GET_CODE (goal) == PLUS
6435 && XEXP (goal, 0) == stack_pointer_rtx
6436 && CONSTANT_P (XEXP (goal, 1)))
6437 goal_const = need_stable_sp = 1;
6438 else if (GET_CODE (goal) == PLUS
6439 && XEXP (goal, 0) == frame_pointer_rtx
6440 && CONSTANT_P (XEXP (goal, 1)))
6441 goal_const = 1;
6442 else
6443 return 0;
6444
6445 num = 0;
6446 /* Scan insns back from INSN, looking for one that copies
6447 a value into or out of GOAL.
6448 Stop and give up if we reach a label. */
6449
6450 while (1)
6451 {
6452 p = PREV_INSN (p);
6453 num++;
6454 if (p == 0 || GET_CODE (p) == CODE_LABEL
6455 || num > PARAM_VALUE (PARAM_MAX_RELOAD_SEARCH_INSNS))
6456 return 0;
6457
6458 if (GET_CODE (p) == INSN
6459 /* If we don't want spill regs ... */
6460 && (! (reload_reg_p != 0
6461 && reload_reg_p != (short *) (HOST_WIDE_INT) 1)
6462 /* ... then ignore insns introduced by reload; they aren't
6463 useful and can cause results in reload_as_needed to be
6464 different from what they were when calculating the need for
6465 spills. If we notice an input-reload insn here, we will
6466 reject it below, but it might hide a usable equivalent.
6467 That makes bad code. It may even abort: perhaps no reg was
6468 spilled for this insn because it was assumed we would find
6469 that equivalent. */
6470 || INSN_UID (p) < reload_first_uid))
6471 {
6472 rtx tem;
6473 pat = single_set (p);
6474
6475 /* First check for something that sets some reg equal to GOAL. */
6476 if (pat != 0
6477 && ((regno >= 0
6478 && true_regnum (SET_SRC (pat)) == regno
6479 && (valueno = true_regnum (valtry = SET_DEST (pat))) >= 0)
6480 ||
6481 (regno >= 0
6482 && true_regnum (SET_DEST (pat)) == regno
6483 && (valueno = true_regnum (valtry = SET_SRC (pat))) >= 0)
6484 ||
6485 (goal_const && rtx_equal_p (SET_SRC (pat), goal)
6486 /* When looking for stack pointer + const,
6487 make sure we don't use a stack adjust. */
6488 && !reg_overlap_mentioned_for_reload_p (SET_DEST (pat), goal)
6489 && (valueno = true_regnum (valtry = SET_DEST (pat))) >= 0)
6490 || (goal_mem
6491 && (valueno = true_regnum (valtry = SET_DEST (pat))) >= 0
6492 && rtx_renumbered_equal_p (goal, SET_SRC (pat)))
6493 || (goal_mem
6494 && (valueno = true_regnum (valtry = SET_SRC (pat))) >= 0
6495 && rtx_renumbered_equal_p (goal, SET_DEST (pat)))
6496 /* If we are looking for a constant,
6497 and something equivalent to that constant was copied
6498 into a reg, we can use that reg. */
6499 || (goal_const && REG_NOTES (p) != 0
6500 && (tem = find_reg_note (p, REG_EQUIV, NULL_RTX))
6501 && ((rtx_equal_p (XEXP (tem, 0), goal)
6502 && (valueno
6503 = true_regnum (valtry = SET_DEST (pat))) >= 0)
6504 || (GET_CODE (SET_DEST (pat)) == REG
6505 && GET_CODE (XEXP (tem, 0)) == CONST_DOUBLE
6506 && (GET_MODE_CLASS (GET_MODE (XEXP (tem, 0)))
6507 == MODE_FLOAT)
6508 && GET_CODE (goal) == CONST_INT
6509 && 0 != (goaltry
6510 = operand_subword (XEXP (tem, 0), 0, 0,
6511 VOIDmode))
6512 && rtx_equal_p (goal, goaltry)
6513 && (valtry
6514 = operand_subword (SET_DEST (pat), 0, 0,
6515 VOIDmode))
6516 && (valueno = true_regnum (valtry)) >= 0)))
6517 || (goal_const && (tem = find_reg_note (p, REG_EQUIV,
6518 NULL_RTX))
6519 && GET_CODE (SET_DEST (pat)) == REG
6520 && GET_CODE (XEXP (tem, 0)) == CONST_DOUBLE
6521 && (GET_MODE_CLASS (GET_MODE (XEXP (tem, 0)))
6522 == MODE_FLOAT)
6523 && GET_CODE (goal) == CONST_INT
6524 && 0 != (goaltry = operand_subword (XEXP (tem, 0), 1, 0,
6525 VOIDmode))
6526 && rtx_equal_p (goal, goaltry)
6527 && (valtry
6528 = operand_subword (SET_DEST (pat), 1, 0, VOIDmode))
6529 && (valueno = true_regnum (valtry)) >= 0)))
6530 {
6531 if (other >= 0)
6532 {
6533 if (valueno != other)
6534 continue;
6535 }
6536 else if ((unsigned) valueno >= FIRST_PSEUDO_REGISTER)
6537 continue;
6538 else
6539 {
6540 int i;
6541
6542 for (i = HARD_REGNO_NREGS (valueno, mode) - 1; i >= 0; i--)
6543 if (! TEST_HARD_REG_BIT (reg_class_contents[(int) class],
6544 valueno + i))
6545 break;
6546 if (i >= 0)
6547 continue;
6548 }
6549 value = valtry;
6550 where = p;
6551 break;
6552 }
6553 }
6554 }
6555
6556 /* We found a previous insn copying GOAL into a suitable other reg VALUE
6557 (or copying VALUE into GOAL, if GOAL is also a register).
6558 Now verify that VALUE is really valid. */
6559
6560 /* VALUENO is the register number of VALUE; a hard register. */
6561
6562 /* Don't try to re-use something that is killed in this insn. We want
6563 to be able to trust REG_UNUSED notes. */
6564 if (REG_NOTES (where) != 0 && find_reg_note (where, REG_UNUSED, value))
6565 return 0;
6566
6567 /* If we propose to get the value from the stack pointer or if GOAL is
6568 a MEM based on the stack pointer, we need a stable SP. */
6569 if (valueno == STACK_POINTER_REGNUM || regno == STACK_POINTER_REGNUM
6570 || (goal_mem && reg_overlap_mentioned_for_reload_p (stack_pointer_rtx,
6571 goal)))
6572 need_stable_sp = 1;
6573
6574 /* Reject VALUE if the copy-insn moved the wrong sort of datum. */
6575 if (GET_MODE (value) != mode)
6576 return 0;
6577
6578 /* Reject VALUE if it was loaded from GOAL
6579 and is also a register that appears in the address of GOAL. */
6580
6581 if (goal_mem && value == SET_DEST (single_set (where))
6582 && refers_to_regno_for_reload_p (valueno,
6583 (valueno
6584 + HARD_REGNO_NREGS (valueno, mode)),
6585 goal, (rtx*) 0))
6586 return 0;
6587
6588 /* Reject registers that overlap GOAL. */
6589
6590 if (!goal_mem && !goal_const
6591 && regno + (int) HARD_REGNO_NREGS (regno, mode) > valueno
6592 && regno < valueno + (int) HARD_REGNO_NREGS (valueno, mode))
6593 return 0;
6594
6595 nregs = HARD_REGNO_NREGS (regno, mode);
6596 valuenregs = HARD_REGNO_NREGS (valueno, mode);
6597
6598 /* Reject VALUE if it is one of the regs reserved for reloads.
6599 Reload1 knows how to reuse them anyway, and it would get
6600 confused if we allocated one without its knowledge.
6601 (Now that insns introduced by reload are ignored above,
6602 this case shouldn't happen, but I'm not positive.) */
6603
6604 if (reload_reg_p != 0 && reload_reg_p != (short *) (HOST_WIDE_INT) 1)
6605 {
6606 int i;
6607 for (i = 0; i < valuenregs; ++i)
6608 if (reload_reg_p[valueno + i] >= 0)
6609 return 0;
6610 }
6611
6612 /* Reject VALUE if it is a register being used for an input reload
6613 even if it is not one of those reserved. */
6614
6615 if (reload_reg_p != 0)
6616 {
6617 int i;
6618 for (i = 0; i < n_reloads; i++)
6619 if (rld[i].reg_rtx != 0 && rld[i].in)
6620 {
6621 int regno1 = REGNO (rld[i].reg_rtx);
6622 int nregs1 = HARD_REGNO_NREGS (regno1,
6623 GET_MODE (rld[i].reg_rtx));
6624 if (regno1 < valueno + valuenregs
6625 && regno1 + nregs1 > valueno)
6626 return 0;
6627 }
6628 }
6629
6630 if (goal_mem)
6631 /* We must treat frame pointer as varying here,
6632 since it can vary--in a nonlocal goto as generated by expand_goto. */
6633 goal_mem_addr_varies = !CONSTANT_ADDRESS_P (XEXP (goal, 0));
6634
6635 /* Now verify that the values of GOAL and VALUE remain unaltered
6636 until INSN is reached. */
6637
6638 p = insn;
6639 while (1)
6640 {
6641 p = PREV_INSN (p);
6642 if (p == where)
6643 return value;
6644
6645 /* Don't trust the conversion past a function call
6646 if either of the two is in a call-clobbered register, or memory. */
6647 if (GET_CODE (p) == CALL_INSN)
6648 {
6649 int i;
6650
6651 if (goal_mem || need_stable_sp)
6652 return 0;
6653
6654 if (regno >= 0 && regno < FIRST_PSEUDO_REGISTER)
6655 for (i = 0; i < nregs; ++i)
6656 if (call_used_regs[regno + i])
6657 return 0;
6658
6659 if (valueno >= 0 && valueno < FIRST_PSEUDO_REGISTER)
6660 for (i = 0; i < valuenregs; ++i)
6661 if (call_used_regs[valueno + i])
6662 return 0;
6663 #ifdef NON_SAVING_SETJMP
6664 if (NON_SAVING_SETJMP && find_reg_note (p, REG_SETJMP, NULL))
6665 return 0;
6666 #endif
6667 }
6668
6669 if (INSN_P (p))
6670 {
6671 pat = PATTERN (p);
6672
6673 /* Watch out for unspec_volatile, and volatile asms. */
6674 if (volatile_insn_p (pat))
6675 return 0;
6676
6677 /* If this insn P stores in either GOAL or VALUE, return 0.
6678 If GOAL is a memory ref and this insn writes memory, return 0.
6679 If GOAL is a memory ref and its address is not constant,
6680 and this insn P changes a register used in GOAL, return 0. */
6681
6682 if (GET_CODE (pat) == COND_EXEC)
6683 pat = COND_EXEC_CODE (pat);
6684 if (GET_CODE (pat) == SET || GET_CODE (pat) == CLOBBER)
6685 {
6686 rtx dest = SET_DEST (pat);
6687 while (GET_CODE (dest) == SUBREG
6688 || GET_CODE (dest) == ZERO_EXTRACT
6689 || GET_CODE (dest) == SIGN_EXTRACT
6690 || GET_CODE (dest) == STRICT_LOW_PART)
6691 dest = XEXP (dest, 0);
6692 if (GET_CODE (dest) == REG)
6693 {
6694 int xregno = REGNO (dest);
6695 int xnregs;
6696 if (REGNO (dest) < FIRST_PSEUDO_REGISTER)
6697 xnregs = HARD_REGNO_NREGS (xregno, GET_MODE (dest));
6698 else
6699 xnregs = 1;
6700 if (xregno < regno + nregs && xregno + xnregs > regno)
6701 return 0;
6702 if (xregno < valueno + valuenregs
6703 && xregno + xnregs > valueno)
6704 return 0;
6705 if (goal_mem_addr_varies
6706 && reg_overlap_mentioned_for_reload_p (dest, goal))
6707 return 0;
6708 if (xregno == STACK_POINTER_REGNUM && need_stable_sp)
6709 return 0;
6710 }
6711 else if (goal_mem && GET_CODE (dest) == MEM
6712 && ! push_operand (dest, GET_MODE (dest)))
6713 return 0;
6714 else if (GET_CODE (dest) == MEM && regno >= FIRST_PSEUDO_REGISTER
6715 && reg_equiv_memory_loc[regno] != 0)
6716 return 0;
6717 else if (need_stable_sp && push_operand (dest, GET_MODE (dest)))
6718 return 0;
6719 }
6720 else if (GET_CODE (pat) == PARALLEL)
6721 {
6722 int i;
6723 for (i = XVECLEN (pat, 0) - 1; i >= 0; i--)
6724 {
6725 rtx v1 = XVECEXP (pat, 0, i);
6726 if (GET_CODE (v1) == COND_EXEC)
6727 v1 = COND_EXEC_CODE (v1);
6728 if (GET_CODE (v1) == SET || GET_CODE (v1) == CLOBBER)
6729 {
6730 rtx dest = SET_DEST (v1);
6731 while (GET_CODE (dest) == SUBREG
6732 || GET_CODE (dest) == ZERO_EXTRACT
6733 || GET_CODE (dest) == SIGN_EXTRACT
6734 || GET_CODE (dest) == STRICT_LOW_PART)
6735 dest = XEXP (dest, 0);
6736 if (GET_CODE (dest) == REG)
6737 {
6738 int xregno = REGNO (dest);
6739 int xnregs;
6740 if (REGNO (dest) < FIRST_PSEUDO_REGISTER)
6741 xnregs = HARD_REGNO_NREGS (xregno, GET_MODE (dest));
6742 else
6743 xnregs = 1;
6744 if (xregno < regno + nregs
6745 && xregno + xnregs > regno)
6746 return 0;
6747 if (xregno < valueno + valuenregs
6748 && xregno + xnregs > valueno)
6749 return 0;
6750 if (goal_mem_addr_varies
6751 && reg_overlap_mentioned_for_reload_p (dest,
6752 goal))
6753 return 0;
6754 if (xregno == STACK_POINTER_REGNUM && need_stable_sp)
6755 return 0;
6756 }
6757 else if (goal_mem && GET_CODE (dest) == MEM
6758 && ! push_operand (dest, GET_MODE (dest)))
6759 return 0;
6760 else if (GET_CODE (dest) == MEM && regno >= FIRST_PSEUDO_REGISTER
6761 && reg_equiv_memory_loc[regno] != 0)
6762 return 0;
6763 else if (need_stable_sp
6764 && push_operand (dest, GET_MODE (dest)))
6765 return 0;
6766 }
6767 }
6768 }
6769
6770 if (GET_CODE (p) == CALL_INSN && CALL_INSN_FUNCTION_USAGE (p))
6771 {
6772 rtx link;
6773
6774 for (link = CALL_INSN_FUNCTION_USAGE (p); XEXP (link, 1) != 0;
6775 link = XEXP (link, 1))
6776 {
6777 pat = XEXP (link, 0);
6778 if (GET_CODE (pat) == CLOBBER)
6779 {
6780 rtx dest = SET_DEST (pat);
6781
6782 if (GET_CODE (dest) == REG)
6783 {
6784 int xregno = REGNO (dest);
6785 int xnregs
6786 = HARD_REGNO_NREGS (xregno, GET_MODE (dest));
6787
6788 if (xregno < regno + nregs
6789 && xregno + xnregs > regno)
6790 return 0;
6791 else if (xregno < valueno + valuenregs
6792 && xregno + xnregs > valueno)
6793 return 0;
6794 else if (goal_mem_addr_varies
6795 && reg_overlap_mentioned_for_reload_p (dest,
6796 goal))
6797 return 0;
6798 }
6799
6800 else if (goal_mem && GET_CODE (dest) == MEM
6801 && ! push_operand (dest, GET_MODE (dest)))
6802 return 0;
6803 else if (need_stable_sp
6804 && push_operand (dest, GET_MODE (dest)))
6805 return 0;
6806 }
6807 }
6808 }
6809
6810 #ifdef AUTO_INC_DEC
6811 /* If this insn auto-increments or auto-decrements
6812 either regno or valueno, return 0 now.
6813 If GOAL is a memory ref and its address is not constant,
6814 and this insn P increments a register used in GOAL, return 0. */
6815 {
6816 rtx link;
6817
6818 for (link = REG_NOTES (p); link; link = XEXP (link, 1))
6819 if (REG_NOTE_KIND (link) == REG_INC
6820 && GET_CODE (XEXP (link, 0)) == REG)
6821 {
6822 int incno = REGNO (XEXP (link, 0));
6823 if (incno < regno + nregs && incno >= regno)
6824 return 0;
6825 if (incno < valueno + valuenregs && incno >= valueno)
6826 return 0;
6827 if (goal_mem_addr_varies
6828 && reg_overlap_mentioned_for_reload_p (XEXP (link, 0),
6829 goal))
6830 return 0;
6831 }
6832 }
6833 #endif
6834 }
6835 }
6836 }
6837 \f
6838 /* Find a place where INCED appears in an increment or decrement operator
6839 within X, and return the amount INCED is incremented or decremented by.
6840 The value is always positive. */
6841
6842 static int
6843 find_inc_amount (rtx x, rtx inced)
6844 {
6845 enum rtx_code code = GET_CODE (x);
6846 const char *fmt;
6847 int i;
6848
6849 if (code == MEM)
6850 {
6851 rtx addr = XEXP (x, 0);
6852 if ((GET_CODE (addr) == PRE_DEC
6853 || GET_CODE (addr) == POST_DEC
6854 || GET_CODE (addr) == PRE_INC
6855 || GET_CODE (addr) == POST_INC)
6856 && XEXP (addr, 0) == inced)
6857 return GET_MODE_SIZE (GET_MODE (x));
6858 else if ((GET_CODE (addr) == PRE_MODIFY
6859 || GET_CODE (addr) == POST_MODIFY)
6860 && GET_CODE (XEXP (addr, 1)) == PLUS
6861 && XEXP (addr, 0) == XEXP (XEXP (addr, 1), 0)
6862 && XEXP (addr, 0) == inced
6863 && GET_CODE (XEXP (XEXP (addr, 1), 1)) == CONST_INT)
6864 {
6865 i = INTVAL (XEXP (XEXP (addr, 1), 1));
6866 return i < 0 ? -i : i;
6867 }
6868 }
6869
6870 fmt = GET_RTX_FORMAT (code);
6871 for (i = GET_RTX_LENGTH (code) - 1; i >= 0; i--)
6872 {
6873 if (fmt[i] == 'e')
6874 {
6875 int tem = find_inc_amount (XEXP (x, i), inced);
6876 if (tem != 0)
6877 return tem;
6878 }
6879 if (fmt[i] == 'E')
6880 {
6881 int j;
6882 for (j = XVECLEN (x, i) - 1; j >= 0; j--)
6883 {
6884 int tem = find_inc_amount (XVECEXP (x, i, j), inced);
6885 if (tem != 0)
6886 return tem;
6887 }
6888 }
6889 }
6890
6891 return 0;
6892 }
6893 \f
6894 /* Return 1 if register REGNO is the subject of a clobber in insn INSN.
6895 If SETS is nonzero, also consider SETs. */
6896
6897 int
6898 regno_clobbered_p (unsigned int regno, rtx insn, enum machine_mode mode,
6899 int sets)
6900 {
6901 unsigned int nregs = HARD_REGNO_NREGS (regno, mode);
6902 unsigned int endregno = regno + nregs;
6903
6904 if ((GET_CODE (PATTERN (insn)) == CLOBBER
6905 || (sets && GET_CODE (PATTERN (insn)) == SET))
6906 && GET_CODE (XEXP (PATTERN (insn), 0)) == REG)
6907 {
6908 unsigned int test = REGNO (XEXP (PATTERN (insn), 0));
6909
6910 return test >= regno && test < endregno;
6911 }
6912
6913 if (GET_CODE (PATTERN (insn)) == PARALLEL)
6914 {
6915 int i = XVECLEN (PATTERN (insn), 0) - 1;
6916
6917 for (; i >= 0; i--)
6918 {
6919 rtx elt = XVECEXP (PATTERN (insn), 0, i);
6920 if ((GET_CODE (elt) == CLOBBER
6921 || (sets && GET_CODE (PATTERN (insn)) == SET))
6922 && GET_CODE (XEXP (elt, 0)) == REG)
6923 {
6924 unsigned int test = REGNO (XEXP (elt, 0));
6925
6926 if (test >= regno && test < endregno)
6927 return 1;
6928 }
6929 }
6930 }
6931
6932 return 0;
6933 }
6934
6935 /* Find the low part, with mode MODE, of a hard regno RELOADREG. */
6936 rtx
6937 reload_adjust_reg_for_mode (rtx reloadreg, enum machine_mode mode)
6938 {
6939 int regno;
6940
6941 if (GET_MODE (reloadreg) == mode)
6942 return reloadreg;
6943
6944 regno = REGNO (reloadreg);
6945
6946 if (WORDS_BIG_ENDIAN)
6947 regno += HARD_REGNO_NREGS (regno, GET_MODE (reloadreg))
6948 - HARD_REGNO_NREGS (regno, mode);
6949
6950 return gen_rtx_REG (mode, regno);
6951 }
6952
6953 static const char *const reload_when_needed_name[] =
6954 {
6955 "RELOAD_FOR_INPUT",
6956 "RELOAD_FOR_OUTPUT",
6957 "RELOAD_FOR_INSN",
6958 "RELOAD_FOR_INPUT_ADDRESS",
6959 "RELOAD_FOR_INPADDR_ADDRESS",
6960 "RELOAD_FOR_OUTPUT_ADDRESS",
6961 "RELOAD_FOR_OUTADDR_ADDRESS",
6962 "RELOAD_FOR_OPERAND_ADDRESS",
6963 "RELOAD_FOR_OPADDR_ADDR",
6964 "RELOAD_OTHER",
6965 "RELOAD_FOR_OTHER_ADDRESS"
6966 };
6967
6968 static const char * const reg_class_names[] = REG_CLASS_NAMES;
6969
6970 /* These functions are used to print the variables set by 'find_reloads' */
6971
6972 void
6973 debug_reload_to_stream (FILE *f)
6974 {
6975 int r;
6976 const char *prefix;
6977
6978 if (! f)
6979 f = stderr;
6980 for (r = 0; r < n_reloads; r++)
6981 {
6982 fprintf (f, "Reload %d: ", r);
6983
6984 if (rld[r].in != 0)
6985 {
6986 fprintf (f, "reload_in (%s) = ",
6987 GET_MODE_NAME (rld[r].inmode));
6988 print_inline_rtx (f, rld[r].in, 24);
6989 fprintf (f, "\n\t");
6990 }
6991
6992 if (rld[r].out != 0)
6993 {
6994 fprintf (f, "reload_out (%s) = ",
6995 GET_MODE_NAME (rld[r].outmode));
6996 print_inline_rtx (f, rld[r].out, 24);
6997 fprintf (f, "\n\t");
6998 }
6999
7000 fprintf (f, "%s, ", reg_class_names[(int) rld[r].class]);
7001
7002 fprintf (f, "%s (opnum = %d)",
7003 reload_when_needed_name[(int) rld[r].when_needed],
7004 rld[r].opnum);
7005
7006 if (rld[r].optional)
7007 fprintf (f, ", optional");
7008
7009 if (rld[r].nongroup)
7010 fprintf (f, ", nongroup");
7011
7012 if (rld[r].inc != 0)
7013 fprintf (f, ", inc by %d", rld[r].inc);
7014
7015 if (rld[r].nocombine)
7016 fprintf (f, ", can't combine");
7017
7018 if (rld[r].secondary_p)
7019 fprintf (f, ", secondary_reload_p");
7020
7021 if (rld[r].in_reg != 0)
7022 {
7023 fprintf (f, "\n\treload_in_reg: ");
7024 print_inline_rtx (f, rld[r].in_reg, 24);
7025 }
7026
7027 if (rld[r].out_reg != 0)
7028 {
7029 fprintf (f, "\n\treload_out_reg: ");
7030 print_inline_rtx (f, rld[r].out_reg, 24);
7031 }
7032
7033 if (rld[r].reg_rtx != 0)
7034 {
7035 fprintf (f, "\n\treload_reg_rtx: ");
7036 print_inline_rtx (f, rld[r].reg_rtx, 24);
7037 }
7038
7039 prefix = "\n\t";
7040 if (rld[r].secondary_in_reload != -1)
7041 {
7042 fprintf (f, "%ssecondary_in_reload = %d",
7043 prefix, rld[r].secondary_in_reload);
7044 prefix = ", ";
7045 }
7046
7047 if (rld[r].secondary_out_reload != -1)
7048 fprintf (f, "%ssecondary_out_reload = %d\n",
7049 prefix, rld[r].secondary_out_reload);
7050
7051 prefix = "\n\t";
7052 if (rld[r].secondary_in_icode != CODE_FOR_nothing)
7053 {
7054 fprintf (f, "%ssecondary_in_icode = %s", prefix,
7055 insn_data[rld[r].secondary_in_icode].name);
7056 prefix = ", ";
7057 }
7058
7059 if (rld[r].secondary_out_icode != CODE_FOR_nothing)
7060 fprintf (f, "%ssecondary_out_icode = %s", prefix,
7061 insn_data[rld[r].secondary_out_icode].name);
7062
7063 fprintf (f, "\n");
7064 }
7065 }
7066
7067 void
7068 debug_reload (void)
7069 {
7070 debug_reload_to_stream (stderr);
7071 }
This page took 0.379267 seconds and 6 git commands to generate.