]> gcc.gnu.org Git - gcc.git/blame - gcc/md.texi
Bring in final gcc-2.8.0 changes.
[gcc.git] / gcc / md.texi
CommitLineData
03dda8e3
RK
1@c Copyright (C) 1988,89,92,93,94,96 Free Software Foundation, Inc.
2@c This is part of the GCC manual.
3@c For copying conditions, see the file gcc.texi.
4
5@ifset INTERNALS
6@node Machine Desc
7@chapter Machine Descriptions
8@cindex machine descriptions
9
10A machine description has two parts: a file of instruction patterns
11(@file{.md} file) and a C header file of macro definitions.
12
13The @file{.md} file for a target machine contains a pattern for each
14instruction that the target machine supports (or at least each instruction
15that is worth telling the compiler about). It may also contain comments.
16A semicolon causes the rest of the line to be a comment, unless the semicolon
17is inside a quoted string.
18
19See the next chapter for information on the C header file.
20
21@menu
22* Patterns:: How to write instruction patterns.
23* Example:: An explained example of a @code{define_insn} pattern.
24* RTL Template:: The RTL template defines what insns match a pattern.
25* Output Template:: The output template says how to make assembler code
26 from such an insn.
27* Output Statement:: For more generality, write C code to output
28 the assembler code.
29* Constraints:: When not all operands are general operands.
30* Standard Names:: Names mark patterns to use for code generation.
31* Pattern Ordering:: When the order of patterns makes a difference.
32* Dependent Patterns:: Having one pattern may make you need another.
33* Jump Patterns:: Special considerations for patterns for jump insns.
34* Insn Canonicalizations::Canonicalization of Instructions
35* Peephole Definitions::Defining machine-specific peephole optimizations.
36* Expander Definitions::Generating a sequence of several RTL insns
37 for a standard operation.
38* Insn Splitting:: Splitting Instructions into Multiple Instructions
39* Insn Attributes:: Specifying the value of attributes for generated insns.
40@end menu
41
42@node Patterns
43@section Everything about Instruction Patterns
44@cindex patterns
45@cindex instruction patterns
46
47@findex define_insn
48Each instruction pattern contains an incomplete RTL expression, with pieces
49to be filled in later, operand constraints that restrict how the pieces can
50be filled in, and an output pattern or C code to generate the assembler
51output, all wrapped up in a @code{define_insn} expression.
52
53A @code{define_insn} is an RTL expression containing four or five operands:
54
55@enumerate
56@item
57An optional name. The presence of a name indicate that this instruction
58pattern can perform a certain standard job for the RTL-generation
59pass of the compiler. This pass knows certain names and will use
60the instruction patterns with those names, if the names are defined
61in the machine description.
62
63The absence of a name is indicated by writing an empty string
64where the name should go. Nameless instruction patterns are never
65used for generating RTL code, but they may permit several simpler insns
66to be combined later on.
67
68Names that are not thus known and used in RTL-generation have no
69effect; they are equivalent to no name at all.
70
71@item
72The @dfn{RTL template} (@pxref{RTL Template}) is a vector of incomplete
73RTL expressions which show what the instruction should look like. It is
74incomplete because it may contain @code{match_operand},
75@code{match_operator}, and @code{match_dup} expressions that stand for
76operands of the instruction.
77
78If the vector has only one element, that element is the template for the
79instruction pattern. If the vector has multiple elements, then the
80instruction pattern is a @code{parallel} expression containing the
81elements described.
82
83@item
84@cindex pattern conditions
85@cindex conditions, in patterns
86A condition. This is a string which contains a C expression that is
87the final test to decide whether an insn body matches this pattern.
88
89@cindex named patterns and conditions
90For a named pattern, the condition (if present) may not depend on
91the data in the insn being matched, but only the target-machine-type
92flags. The compiler needs to test these conditions during
93initialization in order to learn exactly which named instructions are
94available in a particular run.
95
96@findex operands
97For nameless patterns, the condition is applied only when matching an
98individual insn, and only after the insn has matched the pattern's
99recognition template. The insn's operands may be found in the vector
100@code{operands}.
101
102@item
103The @dfn{output template}: a string that says how to output matching
104insns as assembler code. @samp{%} in this string specifies where
105to substitute the value of an operand. @xref{Output Template}.
106
107When simple substitution isn't general enough, you can specify a piece
108of C code to compute the output. @xref{Output Statement}.
109
110@item
111Optionally, a vector containing the values of attributes for insns matching
112this pattern. @xref{Insn Attributes}.
113@end enumerate
114
115@node Example
116@section Example of @code{define_insn}
117@cindex @code{define_insn} example
118
119Here is an actual example of an instruction pattern, for the 68000/68020.
120
121@example
122(define_insn "tstsi"
123 [(set (cc0)
124 (match_operand:SI 0 "general_operand" "rm"))]
125 ""
126 "*
127@{ if (TARGET_68020 || ! ADDRESS_REG_P (operands[0]))
128 return \"tstl %0\";
129 return \"cmpl #0,%0\"; @}")
130@end example
131
132This is an instruction that sets the condition codes based on the value of
133a general operand. It has no condition, so any insn whose RTL description
134has the form shown may be handled according to this pattern. The name
135@samp{tstsi} means ``test a @code{SImode} value'' and tells the RTL generation
136pass that, when it is necessary to test such a value, an insn to do so
137can be constructed using this pattern.
138
139The output control string is a piece of C code which chooses which
140output template to return based on the kind of operand and the specific
141type of CPU for which code is being generated.
142
143@samp{"rm"} is an operand constraint. Its meaning is explained below.
144
145@node RTL Template
146@section RTL Template
147@cindex RTL insn template
148@cindex generating insns
149@cindex insns, generating
150@cindex recognizing insns
151@cindex insns, recognizing
152
153The RTL template is used to define which insns match the particular pattern
154and how to find their operands. For named patterns, the RTL template also
155says how to construct an insn from specified operands.
156
157Construction involves substituting specified operands into a copy of the
158template. Matching involves determining the values that serve as the
159operands in the insn being matched. Both of these activities are
160controlled by special expression types that direct matching and
161substitution of the operands.
162
163@table @code
164@findex match_operand
165@item (match_operand:@var{m} @var{n} @var{predicate} @var{constraint})
166This expression is a placeholder for operand number @var{n} of
167the insn. When constructing an insn, operand number @var{n}
168will be substituted at this point. When matching an insn, whatever
169appears at this position in the insn will be taken as operand
170number @var{n}; but it must satisfy @var{predicate} or this instruction
171pattern will not match at all.
172
173Operand numbers must be chosen consecutively counting from zero in
174each instruction pattern. There may be only one @code{match_operand}
175expression in the pattern for each operand number. Usually operands
176are numbered in the order of appearance in @code{match_operand}
72938a4c
MM
177expressions. In the case of a @code{define_expand}, any operand numbers
178used only in @code{match_dup} expressions have higher values than all
179other operand numbers.
03dda8e3
RK
180
181@var{predicate} is a string that is the name of a C function that accepts two
182arguments, an expression and a machine mode. During matching, the
183function will be called with the putative operand as the expression and
184@var{m} as the mode argument (if @var{m} is not specified,
185@code{VOIDmode} will be used, which normally causes @var{predicate} to accept
186any mode). If it returns zero, this instruction pattern fails to match.
187@var{predicate} may be an empty string; then it means no test is to be done
188on the operand, so anything which occurs in this position is valid.
189
190Most of the time, @var{predicate} will reject modes other than @var{m}---but
191not always. For example, the predicate @code{address_operand} uses
192@var{m} as the mode of memory ref that the address should be valid for.
193Many predicates accept @code{const_int} nodes even though their mode is
194@code{VOIDmode}.
195
196@var{constraint} controls reloading and the choice of the best register
197class to use for a value, as explained later (@pxref{Constraints}).
198
199People are often unclear on the difference between the constraint and the
200predicate. The predicate helps decide whether a given insn matches the
201pattern. The constraint plays no role in this decision; instead, it
202controls various decisions in the case of an insn which does match.
203
204@findex general_operand
205On CISC machines, the most common @var{predicate} is
206@code{"general_operand"}. This function checks that the putative
207operand is either a constant, a register or a memory reference, and that
208it is valid for mode @var{m}.
209
210@findex register_operand
211For an operand that must be a register, @var{predicate} should be
212@code{"register_operand"}. Using @code{"general_operand"} would be
213valid, since the reload pass would copy any non-register operands
214through registers, but this would make GNU CC do extra work, it would
215prevent invariant operands (such as constant) from being removed from
216loops, and it would prevent the register allocator from doing the best
217possible job. On RISC machines, it is usually most efficient to allow
218@var{predicate} to accept only objects that the constraints allow.
219
220@findex immediate_operand
221For an operand that must be a constant, you must be sure to either use
222@code{"immediate_operand"} for @var{predicate}, or make the instruction
223pattern's extra condition require a constant, or both. You cannot
224expect the constraints to do this work! If the constraints allow only
225constants, but the predicate allows something else, the compiler will
226crash when that case arises.
227
228@findex match_scratch
229@item (match_scratch:@var{m} @var{n} @var{constraint})
230This expression is also a placeholder for operand number @var{n}
231and indicates that operand must be a @code{scratch} or @code{reg}
232expression.
233
234When matching patterns, this is equivalent to
235
236@smallexample
237(match_operand:@var{m} @var{n} "scratch_operand" @var{pred})
238@end smallexample
239
240but, when generating RTL, it produces a (@code{scratch}:@var{m})
241expression.
242
243If the last few expressions in a @code{parallel} are @code{clobber}
244expressions whose operands are either a hard register or
245@code{match_scratch}, the combiner can add or delete them when
246necessary. @xref{Side Effects}.
247
248@findex match_dup
249@item (match_dup @var{n})
250This expression is also a placeholder for operand number @var{n}.
251It is used when the operand needs to appear more than once in the
252insn.
253
254In construction, @code{match_dup} acts just like @code{match_operand}:
255the operand is substituted into the insn being constructed. But in
256matching, @code{match_dup} behaves differently. It assumes that operand
257number @var{n} has already been determined by a @code{match_operand}
258appearing earlier in the recognition template, and it matches only an
259identical-looking expression.
260
261@findex match_operator
262@item (match_operator:@var{m} @var{n} @var{predicate} [@var{operands}@dots{}])
263This pattern is a kind of placeholder for a variable RTL expression
264code.
265
266When constructing an insn, it stands for an RTL expression whose
267expression code is taken from that of operand @var{n}, and whose
268operands are constructed from the patterns @var{operands}.
269
270When matching an expression, it matches an expression if the function
271@var{predicate} returns nonzero on that expression @emph{and} the
272patterns @var{operands} match the operands of the expression.
273
274Suppose that the function @code{commutative_operator} is defined as
275follows, to match any expression whose operator is one of the
276commutative arithmetic operators of RTL and whose mode is @var{mode}:
277
278@smallexample
279int
280commutative_operator (x, mode)
281 rtx x;
282 enum machine_mode mode;
283@{
284 enum rtx_code code = GET_CODE (x);
285 if (GET_MODE (x) != mode)
286 return 0;
287 return (GET_RTX_CLASS (code) == 'c'
288 || code == EQ || code == NE);
289@}
290@end smallexample
291
292Then the following pattern will match any RTL expression consisting
293of a commutative operator applied to two general operands:
294
295@smallexample
296(match_operator:SI 3 "commutative_operator"
297 [(match_operand:SI 1 "general_operand" "g")
298 (match_operand:SI 2 "general_operand" "g")])
299@end smallexample
300
301Here the vector @code{[@var{operands}@dots{}]} contains two patterns
302because the expressions to be matched all contain two operands.
303
304When this pattern does match, the two operands of the commutative
305operator are recorded as operands 1 and 2 of the insn. (This is done
306by the two instances of @code{match_operand}.) Operand 3 of the insn
307will be the entire commutative expression: use @code{GET_CODE
308(operands[3])} to see which commutative operator was used.
309
310The machine mode @var{m} of @code{match_operator} works like that of
311@code{match_operand}: it is passed as the second argument to the
312predicate function, and that function is solely responsible for
313deciding whether the expression to be matched ``has'' that mode.
314
315When constructing an insn, argument 3 of the gen-function will specify
316the operation (i.e. the expression code) for the expression to be
317made. It should be an RTL expression, whose expression code is copied
318into a new expression whose operands are arguments 1 and 2 of the
319gen-function. The subexpressions of argument 3 are not used;
320only its expression code matters.
321
322When @code{match_operator} is used in a pattern for matching an insn,
323it usually best if the operand number of the @code{match_operator}
324is higher than that of the actual operands of the insn. This improves
325register allocation because the register allocator often looks at
326operands 1 and 2 of insns to see if it can do register tying.
327
328There is no way to specify constraints in @code{match_operator}. The
329operand of the insn which corresponds to the @code{match_operator}
330never has any constraints because it is never reloaded as a whole.
331However, if parts of its @var{operands} are matched by
332@code{match_operand} patterns, those parts may have constraints of
333their own.
334
335@findex match_op_dup
336@item (match_op_dup:@var{m} @var{n}[@var{operands}@dots{}])
337Like @code{match_dup}, except that it applies to operators instead of
338operands. When constructing an insn, operand number @var{n} will be
339substituted at this point. But in matching, @code{match_op_dup} behaves
340differently. It assumes that operand number @var{n} has already been
341determined by a @code{match_operator} appearing earlier in the
342recognition template, and it matches only an identical-looking
343expression.
344
345@findex match_parallel
346@item (match_parallel @var{n} @var{predicate} [@var{subpat}@dots{}])
347This pattern is a placeholder for an insn that consists of a
348@code{parallel} expression with a variable number of elements. This
349expression should only appear at the top level of an insn pattern.
350
351When constructing an insn, operand number @var{n} will be substituted at
352this point. When matching an insn, it matches if the body of the insn
353is a @code{parallel} expression with at least as many elements as the
354vector of @var{subpat} expressions in the @code{match_parallel}, if each
355@var{subpat} matches the corresponding element of the @code{parallel},
356@emph{and} the function @var{predicate} returns nonzero on the
357@code{parallel} that is the body of the insn. It is the responsibility
358of the predicate to validate elements of the @code{parallel} beyond
359those listed in the @code{match_parallel}.@refill
360
361A typical use of @code{match_parallel} is to match load and store
362multiple expressions, which can contain a variable number of elements
363in a @code{parallel}. For example,
364@c the following is *still* going over. need to change the code.
365@c also need to work on grouping of this example. --mew 1feb93
366
367@smallexample
368(define_insn ""
369 [(match_parallel 0 "load_multiple_operation"
370 [(set (match_operand:SI 1 "gpc_reg_operand" "=r")
371 (match_operand:SI 2 "memory_operand" "m"))
372 (use (reg:SI 179))
373 (clobber (reg:SI 179))])]
374 ""
375 "loadm 0,0,%1,%2")
376@end smallexample
377
378This example comes from @file{a29k.md}. The function
379@code{load_multiple_operations} is defined in @file{a29k.c} and checks
380that subsequent elements in the @code{parallel} are the same as the
381@code{set} in the pattern, except that they are referencing subsequent
382registers and memory locations.
383
384An insn that matches this pattern might look like:
385
386@smallexample
387(parallel
388 [(set (reg:SI 20) (mem:SI (reg:SI 100)))
389 (use (reg:SI 179))
390 (clobber (reg:SI 179))
391 (set (reg:SI 21)
392 (mem:SI (plus:SI (reg:SI 100)
393 (const_int 4))))
394 (set (reg:SI 22)
395 (mem:SI (plus:SI (reg:SI 100)
396 (const_int 8))))])
397@end smallexample
398
399@findex match_par_dup
400@item (match_par_dup @var{n} [@var{subpat}@dots{}])
401Like @code{match_op_dup}, but for @code{match_parallel} instead of
402@code{match_operator}.
403
404@findex address
405@item (address (match_operand:@var{m} @var{n} "address_operand" ""))
406This complex of expressions is a placeholder for an operand number
407@var{n} in a ``load address'' instruction: an operand which specifies
408a memory location in the usual way, but for which the actual operand
409value used is the address of the location, not the contents of the
410location.
411
412@code{address} expressions never appear in RTL code, only in machine
413descriptions. And they are used only in machine descriptions that do
414not use the operand constraint feature. When operand constraints are
415in use, the letter @samp{p} in the constraint serves this purpose.
416
417@var{m} is the machine mode of the @emph{memory location being
418addressed}, not the machine mode of the address itself. That mode is
419always the same on a given target machine (it is @code{Pmode}, which
420normally is @code{SImode}), so there is no point in mentioning it;
421thus, no machine mode is written in the @code{address} expression. If
422some day support is added for machines in which addresses of different
423kinds of objects appear differently or are used differently (such as
424the PDP-10), different formats would perhaps need different machine
425modes and these modes might be written in the @code{address}
426expression.
427@end table
428
429@node Output Template
430@section Output Templates and Operand Substitution
431@cindex output templates
432@cindex operand substitution
433
434@cindex @samp{%} in template
435@cindex percent sign
436The @dfn{output template} is a string which specifies how to output the
437assembler code for an instruction pattern. Most of the template is a
438fixed string which is output literally. The character @samp{%} is used
439to specify where to substitute an operand; it can also be used to
440identify places where different variants of the assembler require
441different syntax.
442
443In the simplest case, a @samp{%} followed by a digit @var{n} says to output
444operand @var{n} at that point in the string.
445
446@samp{%} followed by a letter and a digit says to output an operand in an
447alternate fashion. Four letters have standard, built-in meanings described
448below. The machine description macro @code{PRINT_OPERAND} can define
449additional letters with nonstandard meanings.
450
451@samp{%c@var{digit}} can be used to substitute an operand that is a
452constant value without the syntax that normally indicates an immediate
453operand.
454
455@samp{%n@var{digit}} is like @samp{%c@var{digit}} except that the value of
456the constant is negated before printing.
457
458@samp{%a@var{digit}} can be used to substitute an operand as if it were a
459memory reference, with the actual operand treated as the address. This may
460be useful when outputting a ``load address'' instruction, because often the
461assembler syntax for such an instruction requires you to write the operand
462as if it were a memory reference.
463
464@samp{%l@var{digit}} is used to substitute a @code{label_ref} into a jump
465instruction.
466
467@samp{%=} outputs a number which is unique to each instruction in the
468entire compilation. This is useful for making local labels to be
469referred to more than once in a single template that generates multiple
470assembler instructions.
471
472@samp{%} followed by a punctuation character specifies a substitution that
473does not use an operand. Only one case is standard: @samp{%%} outputs a
474@samp{%} into the assembler code. Other nonstandard cases can be
475defined in the @code{PRINT_OPERAND} macro. You must also define
476which punctuation characters are valid with the
477@code{PRINT_OPERAND_PUNCT_VALID_P} macro.
478
479@cindex \
480@cindex backslash
481The template may generate multiple assembler instructions. Write the text
482for the instructions, with @samp{\;} between them.
483
484@cindex matching operands
485When the RTL contains two operands which are required by constraint to match
486each other, the output template must refer only to the lower-numbered operand.
487Matching operands are not always identical, and the rest of the compiler
488arranges to put the proper RTL expression for printing into the lower-numbered
489operand.
490
491One use of nonstandard letters or punctuation following @samp{%} is to
492distinguish between different assembler languages for the same machine; for
493example, Motorola syntax versus MIT syntax for the 68000. Motorola syntax
494requires periods in most opcode names, while MIT syntax does not. For
495example, the opcode @samp{movel} in MIT syntax is @samp{move.l} in Motorola
496syntax. The same file of patterns is used for both kinds of output syntax,
497but the character sequence @samp{%.} is used in each place where Motorola
498syntax wants a period. The @code{PRINT_OPERAND} macro for Motorola syntax
499defines the sequence to output a period; the macro for MIT syntax defines
500it to do nothing.
501
502@cindex @code{#} in template
503As a special case, a template consisting of the single character @code{#}
504instructs the compiler to first split the insn, and then output the
505resulting instructions separately. This helps eliminate redundancy in the
506output templates. If you have a @code{define_insn} that needs to emit
507multiple assembler instructions, and there is an matching @code{define_split}
508already defined, then you can simply use @code{#} as the output template
509instead of writing an output template that emits the multiple assembler
510instructions.
511
512If the macro @code{ASSEMBLER_DIALECT} is defined, you can use construct
513of the form @samp{@{option0|option1|option2@}} in the templates. These
514describe multiple variants of assembler language syntax.
515@xref{Instruction Output}.
516
517@node Output Statement
518@section C Statements for Assembler Output
519@cindex output statements
520@cindex C statements for assembler output
521@cindex generating assembler output
522
523Often a single fixed template string cannot produce correct and efficient
524assembler code for all the cases that are recognized by a single
525instruction pattern. For example, the opcodes may depend on the kinds of
526operands; or some unfortunate combinations of operands may require extra
527machine instructions.
528
529If the output control string starts with a @samp{@@}, then it is actually
530a series of templates, each on a separate line. (Blank lines and
531leading spaces and tabs are ignored.) The templates correspond to the
532pattern's constraint alternatives (@pxref{Multi-Alternative}). For example,
533if a target machine has a two-address add instruction @samp{addr} to add
534into a register and another @samp{addm} to add a register to memory, you
535might write this pattern:
536
537@smallexample
538(define_insn "addsi3"
539 [(set (match_operand:SI 0 "general_operand" "=r,m")
540 (plus:SI (match_operand:SI 1 "general_operand" "0,0")
541 (match_operand:SI 2 "general_operand" "g,r")))]
542 ""
543 "@@
544 addr %2,%0
545 addm %2,%0")
546@end smallexample
547
548@cindex @code{*} in template
549@cindex asterisk in template
550If the output control string starts with a @samp{*}, then it is not an
551output template but rather a piece of C program that should compute a
552template. It should execute a @code{return} statement to return the
553template-string you want. Most such templates use C string literals, which
554require doublequote characters to delimit them. To include these
555doublequote characters in the string, prefix each one with @samp{\}.
556
557The operands may be found in the array @code{operands}, whose C data type
558is @code{rtx []}.
559
560It is very common to select different ways of generating assembler code
561based on whether an immediate operand is within a certain range. Be
562careful when doing this, because the result of @code{INTVAL} is an
563integer on the host machine. If the host machine has more bits in an
564@code{int} than the target machine has in the mode in which the constant
565will be used, then some of the bits you get from @code{INTVAL} will be
566superfluous. For proper results, you must carefully disregard the
567values of those bits.
568
569@findex output_asm_insn
570It is possible to output an assembler instruction and then go on to output
571or compute more of them, using the subroutine @code{output_asm_insn}. This
572receives two arguments: a template-string and a vector of operands. The
573vector may be @code{operands}, or it may be another array of @code{rtx}
574that you declare locally and initialize yourself.
575
576@findex which_alternative
577When an insn pattern has multiple alternatives in its constraints, often
578the appearance of the assembler code is determined mostly by which alternative
579was matched. When this is so, the C code can test the variable
580@code{which_alternative}, which is the ordinal number of the alternative
581that was actually satisfied (0 for the first, 1 for the second alternative,
582etc.).
583
584For example, suppose there are two opcodes for storing zero, @samp{clrreg}
585for registers and @samp{clrmem} for memory locations. Here is how
586a pattern could use @code{which_alternative} to choose between them:
587
588@smallexample
589(define_insn ""
590 [(set (match_operand:SI 0 "general_operand" "=r,m")
591 (const_int 0))]
592 ""
593 "*
594 return (which_alternative == 0
595 ? \"clrreg %0\" : \"clrmem %0\");
596 ")
597@end smallexample
598
599The example above, where the assembler code to generate was
600@emph{solely} determined by the alternative, could also have been specified
601as follows, having the output control string start with a @samp{@@}:
602
603@smallexample
604@group
605(define_insn ""
606 [(set (match_operand:SI 0 "general_operand" "=r,m")
607 (const_int 0))]
608 ""
609 "@@
610 clrreg %0
611 clrmem %0")
612@end group
613@end smallexample
614@end ifset
615
616@c Most of this node appears by itself (in a different place) even
617@c when the INTERNALS flag is clear. Passages that require the full
618@c manual's context are conditionalized to appear only in the full manual.
619@ifset INTERNALS
620@node Constraints
621@section Operand Constraints
622@cindex operand constraints
623@cindex constraints
624
625Each @code{match_operand} in an instruction pattern can specify a
626constraint for the type of operands allowed.
627@end ifset
628@ifclear INTERNALS
629@node Constraints
630@section Constraints for @code{asm} Operands
631@cindex operand constraints, @code{asm}
632@cindex constraints, @code{asm}
633@cindex @code{asm} constraints
634
635Here are specific details on what constraint letters you can use with
636@code{asm} operands.
637@end ifclear
638Constraints can say whether
639an operand may be in a register, and which kinds of register; whether the
640operand can be a memory reference, and which kinds of address; whether the
641operand may be an immediate constant, and which possible values it may
642have. Constraints can also require two operands to match.
643
644@ifset INTERNALS
645@menu
646* Simple Constraints:: Basic use of constraints.
647* Multi-Alternative:: When an insn has two alternative constraint-patterns.
648* Class Preferences:: Constraints guide which hard register to put things in.
649* Modifiers:: More precise control over effects of constraints.
650* Machine Constraints:: Existing constraints for some particular machines.
651* No Constraints:: Describing a clean machine without constraints.
652@end menu
653@end ifset
654
655@ifclear INTERNALS
656@menu
657* Simple Constraints:: Basic use of constraints.
658* Multi-Alternative:: When an insn has two alternative constraint-patterns.
659* Modifiers:: More precise control over effects of constraints.
660* Machine Constraints:: Special constraints for some particular machines.
661@end menu
662@end ifclear
663
664@node Simple Constraints
665@subsection Simple Constraints
666@cindex simple constraints
667
668The simplest kind of constraint is a string full of letters, each of
669which describes one kind of operand that is permitted. Here are
670the letters that are allowed:
671
672@table @asis
673@cindex @samp{m} in constraint
674@cindex memory references in constraints
675@item @samp{m}
676A memory operand is allowed, with any kind of address that the machine
677supports in general.
678
679@cindex offsettable address
680@cindex @samp{o} in constraint
681@item @samp{o}
682A memory operand is allowed, but only if the address is
683@dfn{offsettable}. This means that adding a small integer (actually,
684the width in bytes of the operand, as determined by its machine mode)
685may be added to the address and the result is also a valid memory
686address.
687
688@cindex autoincrement/decrement addressing
689For example, an address which is constant is offsettable; so is an
690address that is the sum of a register and a constant (as long as a
691slightly larger constant is also within the range of address-offsets
692supported by the machine); but an autoincrement or autodecrement
693address is not offsettable. More complicated indirect/indexed
694addresses may or may not be offsettable depending on the other
695addressing modes that the machine supports.
696
697Note that in an output operand which can be matched by another
698operand, the constraint letter @samp{o} is valid only when accompanied
699by both @samp{<} (if the target machine has predecrement addressing)
700and @samp{>} (if the target machine has preincrement addressing).
701
702@cindex @samp{V} in constraint
703@item @samp{V}
704A memory operand that is not offsettable. In other words, anything that
705would fit the @samp{m} constraint but not the @samp{o} constraint.
706
707@cindex @samp{<} in constraint
708@item @samp{<}
709A memory operand with autodecrement addressing (either predecrement or
710postdecrement) is allowed.
711
712@cindex @samp{>} in constraint
713@item @samp{>}
714A memory operand with autoincrement addressing (either preincrement or
715postincrement) is allowed.
716
717@cindex @samp{r} in constraint
718@cindex registers in constraints
719@item @samp{r}
720A register operand is allowed provided that it is in a general
721register.
722
723@cindex @samp{d} in constraint
724@item @samp{d}, @samp{a}, @samp{f}, @dots{}
725Other letters can be defined in machine-dependent fashion to stand for
726particular classes of registers. @samp{d}, @samp{a} and @samp{f} are
727defined on the 68000/68020 to stand for data, address and floating
728point registers.
729
730@cindex constants in constraints
731@cindex @samp{i} in constraint
732@item @samp{i}
733An immediate integer operand (one with constant value) is allowed.
734This includes symbolic constants whose values will be known only at
735assembly time.
736
737@cindex @samp{n} in constraint
738@item @samp{n}
739An immediate integer operand with a known numeric value is allowed.
740Many systems cannot support assembly-time constants for operands less
741than a word wide. Constraints for these operands should use @samp{n}
742rather than @samp{i}.
743
744@cindex @samp{I} in constraint
745@item @samp{I}, @samp{J}, @samp{K}, @dots{} @samp{P}
746Other letters in the range @samp{I} through @samp{P} may be defined in
747a machine-dependent fashion to permit immediate integer operands with
748explicit integer values in specified ranges. For example, on the
74968000, @samp{I} is defined to stand for the range of values 1 to 8.
750This is the range permitted as a shift count in the shift
751instructions.
752
753@cindex @samp{E} in constraint
754@item @samp{E}
755An immediate floating operand (expression code @code{const_double}) is
756allowed, but only if the target floating point format is the same as
757that of the host machine (on which the compiler is running).
758
759@cindex @samp{F} in constraint
760@item @samp{F}
761An immediate floating operand (expression code @code{const_double}) is
762allowed.
763
764@cindex @samp{G} in constraint
765@cindex @samp{H} in constraint
766@item @samp{G}, @samp{H}
767@samp{G} and @samp{H} may be defined in a machine-dependent fashion to
768permit immediate floating operands in particular ranges of values.
769
770@cindex @samp{s} in constraint
771@item @samp{s}
772An immediate integer operand whose value is not an explicit integer is
773allowed.
774
775This might appear strange; if an insn allows a constant operand with a
776value not known at compile time, it certainly must allow any known
777value. So why use @samp{s} instead of @samp{i}? Sometimes it allows
778better code to be generated.
779
780For example, on the 68000 in a fullword instruction it is possible to
781use an immediate operand; but if the immediate value is between -128
782and 127, better code results from loading the value into a register and
783using the register. This is because the load into the register can be
784done with a @samp{moveq} instruction. We arrange for this to happen
785by defining the letter @samp{K} to mean ``any integer outside the
786range -128 to 127'', and then specifying @samp{Ks} in the operand
787constraints.
788
789@cindex @samp{g} in constraint
790@item @samp{g}
791Any register, memory or immediate integer operand is allowed, except for
792registers that are not general registers.
793
794@cindex @samp{X} in constraint
795@item @samp{X}
796@ifset INTERNALS
797Any operand whatsoever is allowed, even if it does not satisfy
798@code{general_operand}. This is normally used in the constraint of
799a @code{match_scratch} when certain alternatives will not actually
800require a scratch register.
801@end ifset
802@ifclear INTERNALS
803Any operand whatsoever is allowed.
804@end ifclear
805
806@cindex @samp{0} in constraint
807@cindex digits in constraint
808@item @samp{0}, @samp{1}, @samp{2}, @dots{} @samp{9}
809An operand that matches the specified operand number is allowed. If a
810digit is used together with letters within the same alternative, the
811digit should come last.
812
813@cindex matching constraint
814@cindex constraint, matching
815This is called a @dfn{matching constraint} and what it really means is
816that the assembler has only a single operand that fills two roles
817@ifset INTERNALS
818considered separate in the RTL insn. For example, an add insn has two
819input operands and one output operand in the RTL, but on most CISC
820@end ifset
821@ifclear INTERNALS
822which @code{asm} distinguishes. For example, an add instruction uses
823two input operands and an output operand, but on most CISC
824@end ifclear
825machines an add instruction really has only two operands, one of them an
826input-output operand:
827
828@smallexample
829addl #35,r12
830@end smallexample
831
832Matching constraints are used in these circumstances.
833More precisely, the two operands that match must include one input-only
834operand and one output-only operand. Moreover, the digit must be a
835smaller number than the number of the operand that uses it in the
836constraint.
837
838@ifset INTERNALS
839For operands to match in a particular case usually means that they
840are identical-looking RTL expressions. But in a few special cases
841specific kinds of dissimilarity are allowed. For example, @code{*x}
842as an input operand will match @code{*x++} as an output operand.
843For proper results in such cases, the output template should always
844use the output-operand's number when printing the operand.
845@end ifset
846
847@cindex load address instruction
848@cindex push address instruction
849@cindex address constraints
850@cindex @samp{p} in constraint
851@item @samp{p}
852An operand that is a valid memory address is allowed. This is
853for ``load address'' and ``push address'' instructions.
854
855@findex address_operand
856@samp{p} in the constraint must be accompanied by @code{address_operand}
857as the predicate in the @code{match_operand}. This predicate interprets
858the mode specified in the @code{match_operand} as the mode of the memory
859reference for which the address would be valid.
860
861@cindex extensible constraints
862@cindex @samp{Q}, in constraint
863@item @samp{Q}, @samp{R}, @samp{S}, @dots{} @samp{U}
864Letters in the range @samp{Q} through @samp{U} may be defined in a
865machine-dependent fashion to stand for arbitrary operand types.
866@ifset INTERNALS
867The machine description macro @code{EXTRA_CONSTRAINT} is passed the
868operand as its first argument and the constraint letter as its
869second operand.
870
871A typical use for this would be to distinguish certain types of
872memory references that affect other insn operands.
873
874Do not define these constraint letters to accept register references
875(@code{reg}); the reload pass does not expect this and would not handle
876it properly.
877@end ifset
878@end table
879
880@ifset INTERNALS
881In order to have valid assembler code, each operand must satisfy
882its constraint. But a failure to do so does not prevent the pattern
883from applying to an insn. Instead, it directs the compiler to modify
884the code so that the constraint will be satisfied. Usually this is
885done by copying an operand into a register.
886
887Contrast, therefore, the two instruction patterns that follow:
888
889@smallexample
890(define_insn ""
891 [(set (match_operand:SI 0 "general_operand" "=r")
892 (plus:SI (match_dup 0)
893 (match_operand:SI 1 "general_operand" "r")))]
894 ""
895 "@dots{}")
896@end smallexample
897
898@noindent
899which has two operands, one of which must appear in two places, and
900
901@smallexample
902(define_insn ""
903 [(set (match_operand:SI 0 "general_operand" "=r")
904 (plus:SI (match_operand:SI 1 "general_operand" "0")
905 (match_operand:SI 2 "general_operand" "r")))]
906 ""
907 "@dots{}")
908@end smallexample
909
910@noindent
911which has three operands, two of which are required by a constraint to be
912identical. If we are considering an insn of the form
913
914@smallexample
915(insn @var{n} @var{prev} @var{next}
916 (set (reg:SI 3)
917 (plus:SI (reg:SI 6) (reg:SI 109)))
918 @dots{})
919@end smallexample
920
921@noindent
922the first pattern would not apply at all, because this insn does not
923contain two identical subexpressions in the right place. The pattern would
924say, ``That does not look like an add instruction; try other patterns.''
925The second pattern would say, ``Yes, that's an add instruction, but there
926is something wrong with it.'' It would direct the reload pass of the
927compiler to generate additional insns to make the constraint true. The
928results might look like this:
929
930@smallexample
931(insn @var{n2} @var{prev} @var{n}
932 (set (reg:SI 3) (reg:SI 6))
933 @dots{})
934
935(insn @var{n} @var{n2} @var{next}
936 (set (reg:SI 3)
937 (plus:SI (reg:SI 3) (reg:SI 109)))
938 @dots{})
939@end smallexample
940
941It is up to you to make sure that each operand, in each pattern, has
942constraints that can handle any RTL expression that could be present for
943that operand. (When multiple alternatives are in use, each pattern must,
944for each possible combination of operand expressions, have at least one
945alternative which can handle that combination of operands.) The
946constraints don't need to @emph{allow} any possible operand---when this is
947the case, they do not constrain---but they must at least point the way to
948reloading any possible operand so that it will fit.
949
950@itemize @bullet
951@item
952If the constraint accepts whatever operands the predicate permits,
953there is no problem: reloading is never necessary for this operand.
954
955For example, an operand whose constraints permit everything except
956registers is safe provided its predicate rejects registers.
957
958An operand whose predicate accepts only constant values is safe
959provided its constraints include the letter @samp{i}. If any possible
960constant value is accepted, then nothing less than @samp{i} will do;
961if the predicate is more selective, then the constraints may also be
962more selective.
963
964@item
965Any operand expression can be reloaded by copying it into a register.
966So if an operand's constraints allow some kind of register, it is
967certain to be safe. It need not permit all classes of registers; the
968compiler knows how to copy a register into another register of the
969proper class in order to make an instruction valid.
970
971@cindex nonoffsettable memory reference
972@cindex memory reference, nonoffsettable
973@item
974A nonoffsettable memory reference can be reloaded by copying the
975address into a register. So if the constraint uses the letter
976@samp{o}, all memory references are taken care of.
977
978@item
979A constant operand can be reloaded by allocating space in memory to
980hold it as preinitialized data. Then the memory reference can be used
981in place of the constant. So if the constraint uses the letters
982@samp{o} or @samp{m}, constant operands are not a problem.
983
984@item
985If the constraint permits a constant and a pseudo register used in an insn
986was not allocated to a hard register and is equivalent to a constant,
987the register will be replaced with the constant. If the predicate does
988not permit a constant and the insn is re-recognized for some reason, the
989compiler will crash. Thus the predicate must always recognize any
990objects allowed by the constraint.
991@end itemize
992
993If the operand's predicate can recognize registers, but the constraint does
994not permit them, it can make the compiler crash. When this operand happens
995to be a register, the reload pass will be stymied, because it does not know
996how to copy a register temporarily into memory.
997
998If the predicate accepts a unary operator, the constraint applies to the
999operand. For example, the MIPS processor at ISA level 3 supports an
1000instruction which adds two registers in @code{SImode} to produce a
1001@code{DImode} result, but only if the registers are correctly sign
1002extended. This predicate for the input operands accepts a
1003@code{sign_extend} of an @code{SImode} register. Write the constraint
1004to indicate the type of register that is required for the operand of the
1005@code{sign_extend}.
1006@end ifset
1007
1008@node Multi-Alternative
1009@subsection Multiple Alternative Constraints
1010@cindex multiple alternative constraints
1011
1012Sometimes a single instruction has multiple alternative sets of possible
1013operands. For example, on the 68000, a logical-or instruction can combine
1014register or an immediate value into memory, or it can combine any kind of
1015operand into a register; but it cannot combine one memory location into
1016another.
1017
1018These constraints are represented as multiple alternatives. An alternative
1019can be described by a series of letters for each operand. The overall
1020constraint for an operand is made from the letters for this operand
1021from the first alternative, a comma, the letters for this operand from
1022the second alternative, a comma, and so on until the last alternative.
1023@ifset INTERNALS
1024Here is how it is done for fullword logical-or on the 68000:
1025
1026@smallexample
1027(define_insn "iorsi3"
1028 [(set (match_operand:SI 0 "general_operand" "=m,d")
1029 (ior:SI (match_operand:SI 1 "general_operand" "%0,0")
1030 (match_operand:SI 2 "general_operand" "dKs,dmKs")))]
1031 @dots{})
1032@end smallexample
1033
1034The first alternative has @samp{m} (memory) for operand 0, @samp{0} for
1035operand 1 (meaning it must match operand 0), and @samp{dKs} for operand
10362. The second alternative has @samp{d} (data register) for operand 0,
1037@samp{0} for operand 1, and @samp{dmKs} for operand 2. The @samp{=} and
1038@samp{%} in the constraints apply to all the alternatives; their
1039meaning is explained in the next section (@pxref{Class Preferences}).
1040@end ifset
1041
1042@c FIXME Is this ? and ! stuff of use in asm()? If not, hide unless INTERNAL
1043If all the operands fit any one alternative, the instruction is valid.
1044Otherwise, for each alternative, the compiler counts how many instructions
1045must be added to copy the operands so that that alternative applies.
1046The alternative requiring the least copying is chosen. If two alternatives
1047need the same amount of copying, the one that comes first is chosen.
1048These choices can be altered with the @samp{?} and @samp{!} characters:
1049
1050@table @code
1051@cindex @samp{?} in constraint
1052@cindex question mark
1053@item ?
1054Disparage slightly the alternative that the @samp{?} appears in,
1055as a choice when no alternative applies exactly. The compiler regards
1056this alternative as one unit more costly for each @samp{?} that appears
1057in it.
1058
1059@cindex @samp{!} in constraint
1060@cindex exclamation point
1061@item !
1062Disparage severely the alternative that the @samp{!} appears in.
1063This alternative can still be used if it fits without reloading,
1064but if reloading is needed, some other alternative will be used.
1065@end table
1066
1067@ifset INTERNALS
1068When an insn pattern has multiple alternatives in its constraints, often
1069the appearance of the assembler code is determined mostly by which
1070alternative was matched. When this is so, the C code for writing the
1071assembler code can use the variable @code{which_alternative}, which is
1072the ordinal number of the alternative that was actually satisfied (0 for
1073the first, 1 for the second alternative, etc.). @xref{Output Statement}.
1074@end ifset
1075
1076@ifset INTERNALS
1077@node Class Preferences
1078@subsection Register Class Preferences
1079@cindex class preference constraints
1080@cindex register class preference constraints
1081
1082@cindex voting between constraint alternatives
1083The operand constraints have another function: they enable the compiler
1084to decide which kind of hardware register a pseudo register is best
1085allocated to. The compiler examines the constraints that apply to the
1086insns that use the pseudo register, looking for the machine-dependent
1087letters such as @samp{d} and @samp{a} that specify classes of registers.
1088The pseudo register is put in whichever class gets the most ``votes''.
1089The constraint letters @samp{g} and @samp{r} also vote: they vote in
1090favor of a general register. The machine description says which registers
1091are considered general.
1092
1093Of course, on some machines all registers are equivalent, and no register
1094classes are defined. Then none of this complexity is relevant.
1095@end ifset
1096
1097@node Modifiers
1098@subsection Constraint Modifier Characters
1099@cindex modifiers in constraints
1100@cindex constraint modifier characters
1101
1102@c prevent bad page break with this line
1103Here are constraint modifier characters.
1104
1105@table @samp
1106@cindex @samp{=} in constraint
1107@item =
1108Means that this operand is write-only for this instruction: the previous
1109value is discarded and replaced by output data.
1110
1111@cindex @samp{+} in constraint
1112@item +
1113Means that this operand is both read and written by the instruction.
1114
1115When the compiler fixes up the operands to satisfy the constraints,
1116it needs to know which operands are inputs to the instruction and
1117which are outputs from it. @samp{=} identifies an output; @samp{+}
1118identifies an operand that is both input and output; all other operands
1119are assumed to be input only.
1120
1121@cindex @samp{&} in constraint
1122@cindex earlyclobber operand
1123@item &
1124Means (in a particular alternative) that this operand is an
1125@dfn{earlyclobber} operand, which is modified before the instruction is
1126finished using the input operands. Therefore, this operand may not lie
1127in a register that is used as an input operand or as part of any memory
1128address.
1129
1130@samp{&} applies only to the alternative in which it is written. In
1131constraints with multiple alternatives, sometimes one alternative
1132requires @samp{&} while others do not. See, for example, the
1133@samp{movdf} insn of the 68000.
1134
1135An input operand can be tied to an earlyclobber operand if its only
1136use as an input occurs before the early result is written. Adding
1137alternatives of this form often allows GCC to produce better code
1138when only some of the inputs can be affected by the earlyclobber.
1139See, for example, the @samp{mulsi3} insn of the ARM.
1140
1141@samp{&} does not obviate the need to write @samp{=}.
1142
1143@cindex @samp{%} in constraint
1144@item %
1145Declares the instruction to be commutative for this operand and the
1146following operand. This means that the compiler may interchange the
1147two operands if that is the cheapest way to make all operands fit the
1148constraints.
1149@ifset INTERNALS
1150This is often used in patterns for addition instructions
1151that really have only two operands: the result must go in one of the
1152arguments. Here for example, is how the 68000 halfword-add
1153instruction is defined:
1154
1155@smallexample
1156(define_insn "addhi3"
1157 [(set (match_operand:HI 0 "general_operand" "=m,r")
1158 (plus:HI (match_operand:HI 1 "general_operand" "%0,0")
1159 (match_operand:HI 2 "general_operand" "di,g")))]
1160 @dots{})
1161@end smallexample
1162@end ifset
1163
1164@cindex @samp{#} in constraint
1165@item #
1166Says that all following characters, up to the next comma, are to be
1167ignored as a constraint. They are significant only for choosing
1168register preferences.
1169
1170@ifset INTERNALS
1171@cindex @samp{*} in constraint
1172@item *
1173Says that the following character should be ignored when choosing
1174register preferences. @samp{*} has no effect on the meaning of the
1175constraint as a constraint, and no effect on reloading.
1176
1177Here is an example: the 68000 has an instruction to sign-extend a
1178halfword in a data register, and can also sign-extend a value by
1179copying it into an address register. While either kind of register is
1180acceptable, the constraints on an address-register destination are
1181less strict, so it is best if register allocation makes an address
1182register its goal. Therefore, @samp{*} is used so that the @samp{d}
1183constraint letter (for data register) is ignored when computing
1184register preferences.
1185
1186@smallexample
1187(define_insn "extendhisi2"
1188 [(set (match_operand:SI 0 "general_operand" "=*d,a")
1189 (sign_extend:SI
1190 (match_operand:HI 1 "general_operand" "0,g")))]
1191 @dots{})
1192@end smallexample
1193@end ifset
1194@end table
1195
1196@node Machine Constraints
1197@subsection Constraints for Particular Machines
1198@cindex machine specific constraints
1199@cindex constraints, machine specific
1200
1201Whenever possible, you should use the general-purpose constraint letters
1202in @code{asm} arguments, since they will convey meaning more readily to
1203people reading your code. Failing that, use the constraint letters
1204that usually have very similar meanings across architectures. The most
1205commonly used constraints are @samp{m} and @samp{r} (for memory and
1206general-purpose registers respectively; @pxref{Simple Constraints}), and
1207@samp{I}, usually the letter indicating the most common
1208immediate-constant format.
1209
1210For each machine architecture, the @file{config/@var{machine}.h} file
1211defines additional constraints. These constraints are used by the
1212compiler itself for instruction generation, as well as for @code{asm}
1213statements; therefore, some of the constraints are not particularly
1214interesting for @code{asm}. The constraints are defined through these
1215macros:
1216
1217@table @code
1218@item REG_CLASS_FROM_LETTER
1219Register class constraints (usually lower case).
1220
1221@item CONST_OK_FOR_LETTER_P
1222Immediate constant constraints, for non-floating point constants of
1223word size or smaller precision (usually upper case).
1224
1225@item CONST_DOUBLE_OK_FOR_LETTER_P
1226Immediate constant constraints, for all floating point constants and for
1227constants of greater than word size precision (usually upper case).
1228
1229@item EXTRA_CONSTRAINT
1230Special cases of registers or memory. This macro is not required, and
1231is only defined for some machines.
1232@end table
1233
1234Inspecting these macro definitions in the compiler source for your
1235machine is the best way to be certain you have the right constraints.
1236However, here is a summary of the machine-dependent constraints
1237available on some particular machines.
1238
1239@table @emph
1240@item ARM family---@file{arm.h}
1241@table @code
1242@item f
1243Floating-point register
1244
1245@item F
1246One of the floating-point constants 0.0, 0.5, 1.0, 2.0, 3.0, 4.0, 5.0
1247or 10.0
1248
1249@item G
1250Floating-point constant that would satisfy the constraint @samp{F} if it
1251were negated
1252
1253@item I
1254Integer that is valid as an immediate operand in a data processing
1255instruction. That is, an integer in the range 0 to 255 rotated by a
1256multiple of 2
1257
1258@item J
1259Integer in the range -4095 to 4095
1260
1261@item K
1262Integer that satisfies constraint @samp{I} when inverted (ones complement)
1263
1264@item L
1265Integer that satisfies constraint @samp{I} when negated (twos complement)
1266
1267@item M
1268Integer in the range 0 to 32
1269
1270@item Q
1271A memory reference where the exact address is in a single register
1272(`@samp{m}' is preferable for @code{asm} statements)
1273
1274@item R
1275An item in the constant pool
1276
1277@item S
1278A symbol in the text segment of the current file
1279@end table
1280
1281@item AMD 29000 family---@file{a29k.h}
1282@table @code
1283@item l
1284Local register 0
1285
1286@item b
1287Byte Pointer (@samp{BP}) register
1288
1289@item q
1290@samp{Q} register
1291
1292@item h
1293Special purpose register
1294
1295@item A
1296First accumulator register
1297
1298@item a
1299Other accumulator register
1300
1301@item f
1302Floating point register
1303
1304@item I
1305Constant greater than 0, less than 0x100
1306
1307@item J
1308Constant greater than 0, less than 0x10000
1309
1310@item K
1311Constant whose high 24 bits are on (1)
1312
1313@item L
131416 bit constant whose high 8 bits are on (1)
1315
1316@item M
131732 bit constant whose high 16 bits are on (1)
1318
1319@item N
132032 bit negative constant that fits in 8 bits
1321
1322@item O
1323The constant 0x80000000 or, on the 29050, any 32 bit constant
1324whose low 16 bits are 0.
1325
1326@item P
132716 bit negative constant that fits in 8 bits
1328
1329@item G
1330@itemx H
1331A floating point constant (in @code{asm} statements, use the machine
1332independent @samp{E} or @samp{F} instead)
1333@end table
1334
1335@item IBM RS6000---@file{rs6000.h}
1336@table @code
1337@item b
1338Address base register
1339
1340@item f
1341Floating point register
1342
1343@item h
1344@samp{MQ}, @samp{CTR}, or @samp{LINK} register
1345
1346@item q
1347@samp{MQ} register
1348
1349@item c
1350@samp{CTR} register
1351
1352@item l
1353@samp{LINK} register
1354
1355@item x
1356@samp{CR} register (condition register) number 0
1357
1358@item y
1359@samp{CR} register (condition register)
1360
1361@item I
1362Signed 16 bit constant
1363
1364@item J
1365Constant whose low 16 bits are 0
1366
1367@item K
1368Constant whose high 16 bits are 0
1369
1370@item L
1371Constant suitable as a mask operand
1372
1373@item M
1374Constant larger than 31
1375
1376@item N
1377Exact power of 2
1378
1379@item O
1380Zero
1381
1382@item P
1383Constant whose negation is a signed 16 bit constant
1384
1385@item G
1386Floating point constant that can be loaded into a register with one
1387instruction per word
1388
1389@item Q
1390Memory operand that is an offset from a register (@samp{m} is preferable
1391for @code{asm} statements)
1392
1393@item R
1394AIX TOC entry
1395
1396@item S
1397Windows NT SYMBOL_REF
1398
1399@item T
1400Windows NT LABEL_REF
1401
1402@item U
1403System V Release 4 small data area reference
1404@end table
1405
1406@item Intel 386---@file{i386.h}
1407@table @code
1408@item q
1409@samp{a}, @code{b}, @code{c}, or @code{d} register
1410
1411@item A
1412@samp{a}, or @code{d} register (for 64-bit ints)
1413
1414@item f
1415Floating point register
1416
1417@item t
1418First (top of stack) floating point register
1419
1420@item u
1421Second floating point register
1422
1423@item a
1424@samp{a} register
1425
1426@item b
1427@samp{b} register
1428
1429@item c
1430@samp{c} register
1431
1432@item d
1433@samp{d} register
1434
1435@item D
1436@samp{di} register
1437
1438@item S
1439@samp{si} register
1440
1441@item I
1442Constant in range 0 to 31 (for 32 bit shifts)
1443
1444@item J
1445Constant in range 0 to 63 (for 64 bit shifts)
1446
1447@item K
1448@samp{0xff}
1449
1450@item L
1451@samp{0xffff}
1452
1453@item M
14540, 1, 2, or 3 (shifts for @code{lea} instruction)
1455
1456@item N
1457Constant in range 0 to 255 (for @code{out} instruction)
1458
1459@item G
1460Standard 80387 floating point constant
1461@end table
1462
1463@item Intel 960---@file{i960.h}
1464@table @code
1465@item f
1466Floating point register (@code{fp0} to @code{fp3})
1467
1468@item l
1469Local register (@code{r0} to @code{r15})
1470
1471@item b
1472Global register (@code{g0} to @code{g15})
1473
1474@item d
1475Any local or global register
1476
1477@item I
1478Integers from 0 to 31
1479
1480@item J
14810
1482
1483@item K
1484Integers from -31 to 0
1485
1486@item G
1487Floating point 0
1488
1489@item H
1490Floating point 1
1491@end table
1492
1493@item MIPS---@file{mips.h}
1494@table @code
1495@item d
1496General-purpose integer register
1497
1498@item f
1499Floating-point register (if available)
1500
1501@item h
1502@samp{Hi} register
1503
1504@item l
1505@samp{Lo} register
1506
1507@item x
1508@samp{Hi} or @samp{Lo} register
1509
1510@item y
1511General-purpose integer register
1512
1513@item z
1514Floating-point status register
1515
1516@item I
1517Signed 16 bit constant (for arithmetic instructions)
1518
1519@item J
1520Zero
1521
1522@item K
1523Zero-extended 16-bit constant (for logic instructions)
1524
1525@item L
1526Constant with low 16 bits zero (can be loaded with @code{lui})
1527
1528@item M
152932 bit constant which requires two instructions to load (a constant
1530which is not @samp{I}, @samp{K}, or @samp{L})
1531
1532@item N
1533Negative 16 bit constant
1534
1535@item O
1536Exact power of two
1537
1538@item P
1539Positive 16 bit constant
1540
1541@item G
1542Floating point zero
1543
1544@item Q
1545Memory reference that can be loaded with more than one instruction
1546(@samp{m} is preferable for @code{asm} statements)
1547
1548@item R
1549Memory reference that can be loaded with one instruction
1550(@samp{m} is preferable for @code{asm} statements)
1551
1552@item S
1553Memory reference in external OSF/rose PIC format
1554(@samp{m} is preferable for @code{asm} statements)
1555@end table
1556
1557@item Motorola 680x0---@file{m68k.h}
1558@table @code
1559@item a
1560Address register
1561
1562@item d
1563Data register
1564
1565@item f
156668881 floating-point register, if available
1567
1568@item x
1569Sun FPA (floating-point) register, if available
1570
1571@item y
1572First 16 Sun FPA registers, if available
1573
1574@item I
1575Integer in the range 1 to 8
1576
1577@item J
157816 bit signed number
1579
1580@item K
1581Signed number whose magnitude is greater than 0x80
1582
1583@item L
1584Integer in the range -8 to -1
1585
1586@item M
1587Signed number whose magnitude is greater than 0x100
1588
1589@item G
1590Floating point constant that is not a 68881 constant
1591
1592@item H
1593Floating point constant that can be used by Sun FPA
1594@end table
1595
1596@need 1000
1597@item SPARC---@file{sparc.h}
1598@table @code
1599@item f
1600Floating-point register that can hold 32 or 64 bit values.
1601
1602@item e
1603Floating-point register that can hold 64 or 128 bit values.
1604
1605@item I
1606Signed 13 bit constant
1607
1608@item J
1609Zero
1610
1611@item K
161232 bit constant with the low 12 bits clear (a constant that can be
1613loaded with the @code{sethi} instruction)
1614
1615@item G
1616Floating-point zero
1617
1618@item H
1619Signed 13 bit constant, sign-extended to 32 or 64 bits
1620
1621@item Q
1622Memory reference that can be loaded with one instruction (@samp{m} is
1623more appropriate for @code{asm} statements)
1624
1625@item S
1626Constant, or memory address
1627
1628@item T
1629Memory address aligned to an 8-byte boundary
1630
1631@item U
1632Even register
1633@end table
1634@end table
1635
1636@ifset INTERNALS
1637@node No Constraints
1638@subsection Not Using Constraints
1639@cindex no constraints
1640@cindex not using constraints
1641
1642Some machines are so clean that operand constraints are not required. For
1643example, on the Vax, an operand valid in one context is valid in any other
1644context. On such a machine, every operand constraint would be @samp{g},
1645excepting only operands of ``load address'' instructions which are
1646written as if they referred to a memory location's contents but actual
1647refer to its address. They would have constraint @samp{p}.
1648
1649@cindex empty constraints
1650For such machines, instead of writing @samp{g} and @samp{p} for all
1651the constraints, you can choose to write a description with empty constraints.
1652Then you write @samp{""} for the constraint in every @code{match_operand}.
1653Address operands are identified by writing an @code{address} expression
1654around the @code{match_operand}, not by their constraints.
1655
1656When the machine description has just empty constraints, certain parts
1657of compilation are skipped, making the compiler faster. However,
1658few machines actually do not need constraints; all machine descriptions
1659now in existence use constraints.
1660@end ifset
1661
1662@ifset INTERNALS
1663@node Standard Names
1664@section Standard Pattern Names For Generation
1665@cindex standard pattern names
1666@cindex pattern names
1667@cindex names, pattern
1668
1669Here is a table of the instruction names that are meaningful in the RTL
1670generation pass of the compiler. Giving one of these names to an
1671instruction pattern tells the RTL generation pass that it can use the
1672pattern in to accomplish a certain task.
1673
1674@table @asis
1675@cindex @code{mov@var{m}} instruction pattern
1676@item @samp{mov@var{m}}
1677Here @var{m} stands for a two-letter machine mode name, in lower case.
1678This instruction pattern moves data with that machine mode from operand
16791 to operand 0. For example, @samp{movsi} moves full-word data.
1680
1681If operand 0 is a @code{subreg} with mode @var{m} of a register whose
1682own mode is wider than @var{m}, the effect of this instruction is
1683to store the specified value in the part of the register that corresponds
1684to mode @var{m}. The effect on the rest of the register is undefined.
1685
1686This class of patterns is special in several ways. First of all, each
1687of these names @emph{must} be defined, because there is no other way
1688to copy a datum from one place to another.
1689
1690Second, these patterns are not used solely in the RTL generation pass.
1691Even the reload pass can generate move insns to copy values from stack
1692slots into temporary registers. When it does so, one of the operands is
1693a hard register and the other is an operand that can need to be reloaded
1694into a register.
1695
1696@findex force_reg
1697Therefore, when given such a pair of operands, the pattern must generate
1698RTL which needs no reloading and needs no temporary registers---no
1699registers other than the operands. For example, if you support the
1700pattern with a @code{define_expand}, then in such a case the
1701@code{define_expand} mustn't call @code{force_reg} or any other such
1702function which might generate new pseudo registers.
1703
1704This requirement exists even for subword modes on a RISC machine where
1705fetching those modes from memory normally requires several insns and
1706some temporary registers. Look in @file{spur.md} to see how the
1707requirement can be satisfied.
1708
1709@findex change_address
1710During reload a memory reference with an invalid address may be passed
1711as an operand. Such an address will be replaced with a valid address
1712later in the reload pass. In this case, nothing may be done with the
1713address except to use it as it stands. If it is copied, it will not be
1714replaced with a valid address. No attempt should be made to make such
1715an address into a valid address and no routine (such as
1716@code{change_address}) that will do so may be called. Note that
1717@code{general_operand} will fail when applied to such an address.
1718
1719@findex reload_in_progress
1720The global variable @code{reload_in_progress} (which must be explicitly
1721declared if required) can be used to determine whether such special
1722handling is required.
1723
1724The variety of operands that have reloads depends on the rest of the
1725machine description, but typically on a RISC machine these can only be
1726pseudo registers that did not get hard registers, while on other
1727machines explicit memory references will get optional reloads.
1728
1729If a scratch register is required to move an object to or from memory,
1730it can be allocated using @code{gen_reg_rtx} prior to reload. But this
1731is impossible during and after reload. If there are cases needing
1732scratch registers after reload, you must define
1733@code{SECONDARY_INPUT_RELOAD_CLASS} and perhaps also
1734@code{SECONDARY_OUTPUT_RELOAD_CLASS} to detect them, and provide
1735patterns @samp{reload_in@var{m}} or @samp{reload_out@var{m}} to handle
1736them. @xref{Register Classes}.
1737
956d6950 1738The constraints on a @samp{mov@var{m}} must permit moving any hard
03dda8e3
RK
1739register to any other hard register provided that
1740@code{HARD_REGNO_MODE_OK} permits mode @var{m} in both registers and
1741@code{REGISTER_MOVE_COST} applied to their classes returns a value of 2.
1742
956d6950 1743It is obligatory to support floating point @samp{mov@var{m}}
03dda8e3
RK
1744instructions into and out of any registers that can hold fixed point
1745values, because unions and structures (which have modes @code{SImode} or
1746@code{DImode}) can be in those registers and they may have floating
1747point members.
1748
956d6950 1749There may also be a need to support fixed point @samp{mov@var{m}}
03dda8e3
RK
1750instructions in and out of floating point registers. Unfortunately, I
1751have forgotten why this was so, and I don't know whether it is still
1752true. If @code{HARD_REGNO_MODE_OK} rejects fixed point values in
1753floating point registers, then the constraints of the fixed point
956d6950 1754@samp{mov@var{m}} instructions must be designed to avoid ever trying to
03dda8e3
RK
1755reload into a floating point register.
1756
1757@cindex @code{reload_in} instruction pattern
1758@cindex @code{reload_out} instruction pattern
1759@item @samp{reload_in@var{m}}
1760@itemx @samp{reload_out@var{m}}
1761Like @samp{mov@var{m}}, but used when a scratch register is required to
1762move between operand 0 and operand 1. Operand 2 describes the scratch
1763register. See the discussion of the @code{SECONDARY_RELOAD_CLASS}
1764macro in @pxref{Register Classes}.
1765
1766@cindex @code{movstrict@var{m}} instruction pattern
1767@item @samp{movstrict@var{m}}
1768Like @samp{mov@var{m}} except that if operand 0 is a @code{subreg}
1769with mode @var{m} of a register whose natural mode is wider,
1770the @samp{movstrict@var{m}} instruction is guaranteed not to alter
1771any of the register except the part which belongs to mode @var{m}.
1772
1773@cindex @code{load_multiple} instruction pattern
1774@item @samp{load_multiple}
1775Load several consecutive memory locations into consecutive registers.
1776Operand 0 is the first of the consecutive registers, operand 1
1777is the first memory location, and operand 2 is a constant: the
1778number of consecutive registers.
1779
1780Define this only if the target machine really has such an instruction;
1781do not define this if the most efficient way of loading consecutive
1782registers from memory is to do them one at a time.
1783
1784On some machines, there are restrictions as to which consecutive
1785registers can be stored into memory, such as particular starting or
1786ending register numbers or only a range of valid counts. For those
1787machines, use a @code{define_expand} (@pxref{Expander Definitions})
1788and make the pattern fail if the restrictions are not met.
1789
1790Write the generated insn as a @code{parallel} with elements being a
1791@code{set} of one register from the appropriate memory location (you may
1792also need @code{use} or @code{clobber} elements). Use a
1793@code{match_parallel} (@pxref{RTL Template}) to recognize the insn. See
1794@file{a29k.md} and @file{rs6000.md} for examples of the use of this insn
1795pattern.
1796
1797@cindex @samp{store_multiple} instruction pattern
1798@item @samp{store_multiple}
1799Similar to @samp{load_multiple}, but store several consecutive registers
1800into consecutive memory locations. Operand 0 is the first of the
1801consecutive memory locations, operand 1 is the first register, and
1802operand 2 is a constant: the number of consecutive registers.
1803
1804@cindex @code{add@var{m}3} instruction pattern
1805@item @samp{add@var{m}3}
1806Add operand 2 and operand 1, storing the result in operand 0. All operands
1807must have mode @var{m}. This can be used even on two-address machines, by
1808means of constraints requiring operands 1 and 0 to be the same location.
1809
1810@cindex @code{sub@var{m}3} instruction pattern
1811@cindex @code{mul@var{m}3} instruction pattern
1812@cindex @code{div@var{m}3} instruction pattern
1813@cindex @code{udiv@var{m}3} instruction pattern
1814@cindex @code{mod@var{m}3} instruction pattern
1815@cindex @code{umod@var{m}3} instruction pattern
1816@cindex @code{smin@var{m}3} instruction pattern
1817@cindex @code{smax@var{m}3} instruction pattern
1818@cindex @code{umin@var{m}3} instruction pattern
1819@cindex @code{umax@var{m}3} instruction pattern
1820@cindex @code{and@var{m}3} instruction pattern
1821@cindex @code{ior@var{m}3} instruction pattern
1822@cindex @code{xor@var{m}3} instruction pattern
1823@item @samp{sub@var{m}3}, @samp{mul@var{m}3}
1824@itemx @samp{div@var{m}3}, @samp{udiv@var{m}3}, @samp{mod@var{m}3}, @samp{umod@var{m}3}
1825@itemx @samp{smin@var{m}3}, @samp{smax@var{m}3}, @samp{umin@var{m}3}, @samp{umax@var{m}3}
1826@itemx @samp{and@var{m}3}, @samp{ior@var{m}3}, @samp{xor@var{m}3}
1827Similar, for other arithmetic operations.
1828
1829@cindex @code{mulhisi3} instruction pattern
1830@item @samp{mulhisi3}
1831Multiply operands 1 and 2, which have mode @code{HImode}, and store
1832a @code{SImode} product in operand 0.
1833
1834@cindex @code{mulqihi3} instruction pattern
1835@cindex @code{mulsidi3} instruction pattern
1836@item @samp{mulqihi3}, @samp{mulsidi3}
1837Similar widening-multiplication instructions of other widths.
1838
1839@cindex @code{umulqihi3} instruction pattern
1840@cindex @code{umulhisi3} instruction pattern
1841@cindex @code{umulsidi3} instruction pattern
1842@item @samp{umulqihi3}, @samp{umulhisi3}, @samp{umulsidi3}
1843Similar widening-multiplication instructions that do unsigned
1844multiplication.
1845
1846@cindex @code{smul@var{m}3_highpart} instruction pattern
1847@item @samp{mul@var{m}3_highpart}
1848Perform a signed multiplication of operands 1 and 2, which have mode
1849@var{m}, and store the most significant half of the product in operand 0.
1850The least significant half of the product is discarded.
1851
1852@cindex @code{umul@var{m}3_highpart} instruction pattern
1853@item @samp{umul@var{m}3_highpart}
1854Similar, but the multiplication is unsigned.
1855
1856@cindex @code{divmod@var{m}4} instruction pattern
1857@item @samp{divmod@var{m}4}
1858Signed division that produces both a quotient and a remainder.
1859Operand 1 is divided by operand 2 to produce a quotient stored
1860in operand 0 and a remainder stored in operand 3.
1861
1862For machines with an instruction that produces both a quotient and a
1863remainder, provide a pattern for @samp{divmod@var{m}4} but do not
1864provide patterns for @samp{div@var{m}3} and @samp{mod@var{m}3}. This
1865allows optimization in the relatively common case when both the quotient
1866and remainder are computed.
1867
1868If an instruction that just produces a quotient or just a remainder
1869exists and is more efficient than the instruction that produces both,
1870write the output routine of @samp{divmod@var{m}4} to call
1871@code{find_reg_note} and look for a @code{REG_UNUSED} note on the
1872quotient or remainder and generate the appropriate instruction.
1873
1874@cindex @code{udivmod@var{m}4} instruction pattern
1875@item @samp{udivmod@var{m}4}
1876Similar, but does unsigned division.
1877
1878@cindex @code{ashl@var{m}3} instruction pattern
1879@item @samp{ashl@var{m}3}
1880Arithmetic-shift operand 1 left by a number of bits specified by operand
18812, and store the result in operand 0. Here @var{m} is the mode of
1882operand 0 and operand 1; operand 2's mode is specified by the
1883instruction pattern, and the compiler will convert the operand to that
1884mode before generating the instruction.
1885
1886@cindex @code{ashr@var{m}3} instruction pattern
1887@cindex @code{lshr@var{m}3} instruction pattern
1888@cindex @code{rotl@var{m}3} instruction pattern
1889@cindex @code{rotr@var{m}3} instruction pattern
1890@item @samp{ashr@var{m}3}, @samp{lshr@var{m}3}, @samp{rotl@var{m}3}, @samp{rotr@var{m}3}
1891Other shift and rotate instructions, analogous to the
1892@code{ashl@var{m}3} instructions.
1893
1894@cindex @code{neg@var{m}2} instruction pattern
1895@item @samp{neg@var{m}2}
1896Negate operand 1 and store the result in operand 0.
1897
1898@cindex @code{abs@var{m}2} instruction pattern
1899@item @samp{abs@var{m}2}
1900Store the absolute value of operand 1 into operand 0.
1901
1902@cindex @code{sqrt@var{m}2} instruction pattern
1903@item @samp{sqrt@var{m}2}
1904Store the square root of operand 1 into operand 0.
1905
1906The @code{sqrt} built-in function of C always uses the mode which
1907corresponds to the C data type @code{double}.
1908
1909@cindex @code{ffs@var{m}2} instruction pattern
1910@item @samp{ffs@var{m}2}
1911Store into operand 0 one plus the index of the least significant 1-bit
1912of operand 1. If operand 1 is zero, store zero. @var{m} is the mode
1913of operand 0; operand 1's mode is specified by the instruction
1914pattern, and the compiler will convert the operand to that mode before
1915generating the instruction.
1916
1917The @code{ffs} built-in function of C always uses the mode which
1918corresponds to the C data type @code{int}.
1919
1920@cindex @code{one_cmpl@var{m}2} instruction pattern
1921@item @samp{one_cmpl@var{m}2}
1922Store the bitwise-complement of operand 1 into operand 0.
1923
1924@cindex @code{cmp@var{m}} instruction pattern
1925@item @samp{cmp@var{m}}
1926Compare operand 0 and operand 1, and set the condition codes.
1927The RTL pattern should look like this:
1928
1929@smallexample
1930(set (cc0) (compare (match_operand:@var{m} 0 @dots{})
1931 (match_operand:@var{m} 1 @dots{})))
1932@end smallexample
1933
1934@cindex @code{tst@var{m}} instruction pattern
1935@item @samp{tst@var{m}}
1936Compare operand 0 against zero, and set the condition codes.
1937The RTL pattern should look like this:
1938
1939@smallexample
1940(set (cc0) (match_operand:@var{m} 0 @dots{}))
1941@end smallexample
1942
1943@samp{tst@var{m}} patterns should not be defined for machines that do
1944not use @code{(cc0)}. Doing so would confuse the optimizer since it
1945would no longer be clear which @code{set} operations were comparisons.
1946The @samp{cmp@var{m}} patterns should be used instead.
1947
1948@cindex @code{movstr@var{m}} instruction pattern
1949@item @samp{movstr@var{m}}
1950Block move instruction. The addresses of the destination and source
1951strings are the first two operands, and both are in mode @code{Pmode}.
1952The number of bytes to move is the third operand, in mode @var{m}.
1953
1954The fourth operand is the known shared alignment of the source and
1955destination, in the form of a @code{const_int} rtx. Thus, if the
1956compiler knows that both source and destination are word-aligned,
1957it may provide the value 4 for this operand.
1958
1959These patterns need not give special consideration to the possibility
1960that the source and destination strings might overlap.
1961
1962@cindex @code{clrstr@var{m}} instruction pattern
1963@item @samp{clrstr@var{m}}
1964Block clear instruction. The addresses of the destination string is the
1965first operand, in mode @code{Pmode}. The number of bytes to clear is
1966the second operand, in mode @var{m}.
1967
1968The third operand is the known alignment of the destination, in the form
1969of a @code{const_int} rtx. Thus, if the compiler knows that the
1970destination is word-aligned, it may provide the value 4 for this
1971operand.
1972
1973@cindex @code{cmpstr@var{m}} instruction pattern
1974@item @samp{cmpstr@var{m}}
1975Block compare instruction, with five operands. Operand 0 is the output;
1976it has mode @var{m}. The remaining four operands are like the operands
1977of @samp{movstr@var{m}}. The two memory blocks specified are compared
1978byte by byte in lexicographic order. The effect of the instruction is
1979to store a value in operand 0 whose sign indicates the result of the
1980comparison.
1981
1982@cindex @code{strlen@var{m}} instruction pattern
1983@item @samp{strlen@var{m}}
1984Compute the length of a string, with three operands.
1985Operand 0 is the result (of mode @var{m}), operand 1 is
1986a @code{mem} referring to the first character of the string,
1987operand 2 is the character to search for (normally zero),
1988and operand 3 is a constant describing the known alignment
1989of the beginning of the string.
1990
1991@cindex @code{float@var{mn}2} instruction pattern
1992@item @samp{float@var{m}@var{n}2}
1993Convert signed integer operand 1 (valid for fixed point mode @var{m}) to
1994floating point mode @var{n} and store in operand 0 (which has mode
1995@var{n}).
1996
1997@cindex @code{floatuns@var{mn}2} instruction pattern
1998@item @samp{floatuns@var{m}@var{n}2}
1999Convert unsigned integer operand 1 (valid for fixed point mode @var{m})
2000to floating point mode @var{n} and store in operand 0 (which has mode
2001@var{n}).
2002
2003@cindex @code{fix@var{mn}2} instruction pattern
2004@item @samp{fix@var{m}@var{n}2}
2005Convert operand 1 (valid for floating point mode @var{m}) to fixed
2006point mode @var{n} as a signed number and store in operand 0 (which
2007has mode @var{n}). This instruction's result is defined only when
2008the value of operand 1 is an integer.
2009
2010@cindex @code{fixuns@var{mn}2} instruction pattern
2011@item @samp{fixuns@var{m}@var{n}2}
2012Convert operand 1 (valid for floating point mode @var{m}) to fixed
2013point mode @var{n} as an unsigned number and store in operand 0 (which
2014has mode @var{n}). This instruction's result is defined only when the
2015value of operand 1 is an integer.
2016
2017@cindex @code{ftrunc@var{m}2} instruction pattern
2018@item @samp{ftrunc@var{m}2}
2019Convert operand 1 (valid for floating point mode @var{m}) to an
2020integer value, still represented in floating point mode @var{m}, and
2021store it in operand 0 (valid for floating point mode @var{m}).
2022
2023@cindex @code{fix_trunc@var{mn}2} instruction pattern
2024@item @samp{fix_trunc@var{m}@var{n}2}
2025Like @samp{fix@var{m}@var{n}2} but works for any floating point value
2026of mode @var{m} by converting the value to an integer.
2027
2028@cindex @code{fixuns_trunc@var{mn}2} instruction pattern
2029@item @samp{fixuns_trunc@var{m}@var{n}2}
2030Like @samp{fixuns@var{m}@var{n}2} but works for any floating point
2031value of mode @var{m} by converting the value to an integer.
2032
2033@cindex @code{trunc@var{mn}2} instruction pattern
2034@item @samp{trunc@var{m}@var{n}2}
2035Truncate operand 1 (valid for mode @var{m}) to mode @var{n} and
2036store in operand 0 (which has mode @var{n}). Both modes must be fixed
2037point or both floating point.
2038
2039@cindex @code{extend@var{mn}2} instruction pattern
2040@item @samp{extend@var{m}@var{n}2}
2041Sign-extend operand 1 (valid for mode @var{m}) to mode @var{n} and
2042store in operand 0 (which has mode @var{n}). Both modes must be fixed
2043point or both floating point.
2044
2045@cindex @code{zero_extend@var{mn}2} instruction pattern
2046@item @samp{zero_extend@var{m}@var{n}2}
2047Zero-extend operand 1 (valid for mode @var{m}) to mode @var{n} and
2048store in operand 0 (which has mode @var{n}). Both modes must be fixed
2049point.
2050
2051@cindex @code{extv} instruction pattern
2052@item @samp{extv}
2053Extract a bit field from operand 1 (a register or memory operand), where
2054operand 2 specifies the width in bits and operand 3 the starting bit,
2055and store it in operand 0. Operand 0 must have mode @code{word_mode}.
2056Operand 1 may have mode @code{byte_mode} or @code{word_mode}; often
2057@code{word_mode} is allowed only for registers. Operands 2 and 3 must
2058be valid for @code{word_mode}.
2059
2060The RTL generation pass generates this instruction only with constants
2061for operands 2 and 3.
2062
2063The bit-field value is sign-extended to a full word integer
2064before it is stored in operand 0.
2065
2066@cindex @code{extzv} instruction pattern
2067@item @samp{extzv}
2068Like @samp{extv} except that the bit-field value is zero-extended.
2069
2070@cindex @code{insv} instruction pattern
2071@item @samp{insv}
2072Store operand 3 (which must be valid for @code{word_mode}) into a bit
2073field in operand 0, where operand 1 specifies the width in bits and
2074operand 2 the starting bit. Operand 0 may have mode @code{byte_mode} or
2075@code{word_mode}; often @code{word_mode} is allowed only for registers.
2076Operands 1 and 2 must be valid for @code{word_mode}.
2077
2078The RTL generation pass generates this instruction only with constants
2079for operands 1 and 2.
2080
2081@cindex @code{mov@var{mode}cc} instruction pattern
2082@item @samp{mov@var{mode}cc}
2083Conditionally move operand 2 or operand 3 into operand 0 according to the
2084comparison in operand 1. If the comparison is true, operand 2 is moved
2085into operand 0, otherwise operand 3 is moved.
2086
2087The mode of the operands being compared need not be the same as the operands
2088being moved. Some machines, sparc64 for example, have instructions that
2089conditionally move an integer value based on the floating point condition
2090codes and vice versa.
2091
2092If the machine does not have conditional move instructions, do not
2093define these patterns.
2094
2095@cindex @code{s@var{cond}} instruction pattern
2096@item @samp{s@var{cond}}
2097Store zero or nonzero in the operand according to the condition codes.
2098Value stored is nonzero iff the condition @var{cond} is true.
2099@var{cond} is the name of a comparison operation expression code, such
2100as @code{eq}, @code{lt} or @code{leu}.
2101
2102You specify the mode that the operand must have when you write the
2103@code{match_operand} expression. The compiler automatically sees
2104which mode you have used and supplies an operand of that mode.
2105
2106The value stored for a true condition must have 1 as its low bit, or
2107else must be negative. Otherwise the instruction is not suitable and
2108you should omit it from the machine description. You describe to the
2109compiler exactly which value is stored by defining the macro
2110@code{STORE_FLAG_VALUE} (@pxref{Misc}). If a description cannot be
2111found that can be used for all the @samp{s@var{cond}} patterns, you
2112should omit those operations from the machine description.
2113
2114These operations may fail, but should do so only in relatively
2115uncommon cases; if they would fail for common cases involving
2116integer comparisons, it is best to omit these patterns.
2117
2118If these operations are omitted, the compiler will usually generate code
2119that copies the constant one to the target and branches around an
2120assignment of zero to the target. If this code is more efficient than
2121the potential instructions used for the @samp{s@var{cond}} pattern
2122followed by those required to convert the result into a 1 or a zero in
2123@code{SImode}, you should omit the @samp{s@var{cond}} operations from
2124the machine description.
2125
2126@cindex @code{b@var{cond}} instruction pattern
2127@item @samp{b@var{cond}}
2128Conditional branch instruction. Operand 0 is a @code{label_ref} that
2129refers to the label to jump to. Jump if the condition codes meet
2130condition @var{cond}.
2131
2132Some machines do not follow the model assumed here where a comparison
2133instruction is followed by a conditional branch instruction. In that
2134case, the @samp{cmp@var{m}} (and @samp{tst@var{m}}) patterns should
2135simply store the operands away and generate all the required insns in a
2136@code{define_expand} (@pxref{Expander Definitions}) for the conditional
2137branch operations. All calls to expand @samp{b@var{cond}} patterns are
2138immediately preceded by calls to expand either a @samp{cmp@var{m}}
2139pattern or a @samp{tst@var{m}} pattern.
2140
2141Machines that use a pseudo register for the condition code value, or
2142where the mode used for the comparison depends on the condition being
2143tested, should also use the above mechanism. @xref{Jump Patterns}
2144
2145The above discussion also applies to the @samp{mov@var{mode}cc} and
2146@samp{s@var{cond}} patterns.
2147
2148@cindex @code{call} instruction pattern
2149@item @samp{call}
2150Subroutine call instruction returning no value. Operand 0 is the
2151function to call; operand 1 is the number of bytes of arguments pushed
2152(in mode @code{SImode}, except it is normally a @code{const_int});
2153operand 2 is the number of registers used as operands.
2154
2155On most machines, operand 2 is not actually stored into the RTL
2156pattern. It is supplied for the sake of some RISC machines which need
2157to put this information into the assembler code; they can put it in
2158the RTL instead of operand 1.
2159
2160Operand 0 should be a @code{mem} RTX whose address is the address of the
2161function. Note, however, that this address can be a @code{symbol_ref}
2162expression even if it would not be a legitimate memory address on the
2163target machine. If it is also not a valid argument for a call
2164instruction, the pattern for this operation should be a
2165@code{define_expand} (@pxref{Expander Definitions}) that places the
2166address into a register and uses that register in the call instruction.
2167
2168@cindex @code{call_value} instruction pattern
2169@item @samp{call_value}
2170Subroutine call instruction returning a value. Operand 0 is the hard
2171register in which the value is returned. There are three more
2172operands, the same as the three operands of the @samp{call}
2173instruction (but with numbers increased by one).
2174
2175Subroutines that return @code{BLKmode} objects use the @samp{call}
2176insn.
2177
2178@cindex @code{call_pop} instruction pattern
2179@cindex @code{call_value_pop} instruction pattern
2180@item @samp{call_pop}, @samp{call_value_pop}
2181Similar to @samp{call} and @samp{call_value}, except used if defined and
2182if @code{RETURN_POPS_ARGS} is non-zero. They should emit a @code{parallel}
2183that contains both the function call and a @code{set} to indicate the
2184adjustment made to the frame pointer.
2185
2186For machines where @code{RETURN_POPS_ARGS} can be non-zero, the use of these
2187patterns increases the number of functions for which the frame pointer
2188can be eliminated, if desired.
2189
2190@cindex @code{untyped_call} instruction pattern
2191@item @samp{untyped_call}
2192Subroutine call instruction returning a value of any type. Operand 0 is
2193the function to call; operand 1 is a memory location where the result of
2194calling the function is to be stored; operand 2 is a @code{parallel}
2195expression where each element is a @code{set} expression that indicates
2196the saving of a function return value into the result block.
2197
2198This instruction pattern should be defined to support
2199@code{__builtin_apply} on machines where special instructions are needed
2200to call a subroutine with arbitrary arguments or to save the value
2201returned. This instruction pattern is required on machines that have
2202multiple registers that can hold a return value (i.e.
2203@code{FUNCTION_VALUE_REGNO_P} is true for more than one register).
2204
2205@cindex @code{return} instruction pattern
2206@item @samp{return}
2207Subroutine return instruction. This instruction pattern name should be
2208defined only if a single instruction can do all the work of returning
2209from a function.
2210
2211Like the @samp{mov@var{m}} patterns, this pattern is also used after the
2212RTL generation phase. In this case it is to support machines where
2213multiple instructions are usually needed to return from a function, but
2214some class of functions only requires one instruction to implement a
2215return. Normally, the applicable functions are those which do not need
2216to save any registers or allocate stack space.
2217
2218@findex reload_completed
2219@findex leaf_function_p
2220For such machines, the condition specified in this pattern should only
2221be true when @code{reload_completed} is non-zero and the function's
2222epilogue would only be a single instruction. For machines with register
2223windows, the routine @code{leaf_function_p} may be used to determine if
2224a register window push is required.
2225
2226Machines that have conditional return instructions should define patterns
2227such as
2228
2229@smallexample
2230(define_insn ""
2231 [(set (pc)
2232 (if_then_else (match_operator
2233 0 "comparison_operator"
2234 [(cc0) (const_int 0)])
2235 (return)
2236 (pc)))]
2237 "@var{condition}"
2238 "@dots{}")
2239@end smallexample
2240
2241where @var{condition} would normally be the same condition specified on the
2242named @samp{return} pattern.
2243
2244@cindex @code{untyped_return} instruction pattern
2245@item @samp{untyped_return}
2246Untyped subroutine return instruction. This instruction pattern should
2247be defined to support @code{__builtin_return} on machines where special
2248instructions are needed to return a value of any type.
2249
2250Operand 0 is a memory location where the result of calling a function
2251with @code{__builtin_apply} is stored; operand 1 is a @code{parallel}
2252expression where each element is a @code{set} expression that indicates
2253the restoring of a function return value from the result block.
2254
2255@cindex @code{nop} instruction pattern
2256@item @samp{nop}
2257No-op instruction. This instruction pattern name should always be defined
2258to output a no-op in assembler code. @code{(const_int 0)} will do as an
2259RTL pattern.
2260
2261@cindex @code{indirect_jump} instruction pattern
2262@item @samp{indirect_jump}
2263An instruction to jump to an address which is operand zero.
2264This pattern name is mandatory on all machines.
2265
2266@cindex @code{casesi} instruction pattern
2267@item @samp{casesi}
2268Instruction to jump through a dispatch table, including bounds checking.
2269This instruction takes five operands:
2270
2271@enumerate
2272@item
2273The index to dispatch on, which has mode @code{SImode}.
2274
2275@item
2276The lower bound for indices in the table, an integer constant.
2277
2278@item
2279The total range of indices in the table---the largest index
2280minus the smallest one (both inclusive).
2281
2282@item
2283A label that precedes the table itself.
2284
2285@item
2286A label to jump to if the index has a value outside the bounds.
2287(If the machine-description macro @code{CASE_DROPS_THROUGH} is defined,
2288then an out-of-bounds index drops through to the code following
2289the jump table instead of jumping to this label. In that case,
2290this label is not actually used by the @samp{casesi} instruction,
2291but it is always provided as an operand.)
2292@end enumerate
2293
2294The table is a @code{addr_vec} or @code{addr_diff_vec} inside of a
2295@code{jump_insn}. The number of elements in the table is one plus the
2296difference between the upper bound and the lower bound.
2297
2298@cindex @code{tablejump} instruction pattern
2299@item @samp{tablejump}
2300Instruction to jump to a variable address. This is a low-level
2301capability which can be used to implement a dispatch table when there
2302is no @samp{casesi} pattern.
2303
2304This pattern requires two operands: the address or offset, and a label
2305which should immediately precede the jump table. If the macro
f1f5f142
JL
2306@code{CASE_VECTOR_PC_RELATIVE} evaluates to a nonzero value then the first
2307operand is an offset which counts from the address of the table; otherwise,
2308it is an absolute address to jump to. In either case, the first operand has
03dda8e3
RK
2309mode @code{Pmode}.
2310
2311The @samp{tablejump} insn is always the last insn before the jump
2312table it uses. Its assembler code normally has no need to use the
2313second operand, but you should incorporate it in the RTL pattern so
2314that the jump optimizer will not delete the table as unreachable code.
2315
2316@cindex @code{canonicalize_funcptr_for_compare} instruction pattern
2317@item @samp{canonicalize_funcptr_for_compare}
2318Canonicalize the function pointer in operand 1 and store the result
2319into operand 0.
2320
2321Operand 0 is always a @code{reg} and has mode @code{Pmode}; operand 1
2322may be a @code{reg}, @code{mem}, @code{symbol_ref}, @code{const_int}, etc
2323and also has mode @code{Pmode}.
2324
2325Canonicalization of a function pointer usually involves computing
2326the address of the function which would be called if the function
2327pointer were used in an indirect call.
2328
2329Only define this pattern if function pointers on the target machine
2330can have different values but still call the same function when
2331used in an indirect call.
2332
2333@cindex @code{save_stack_block} instruction pattern
2334@cindex @code{save_stack_function} instruction pattern
2335@cindex @code{save_stack_nonlocal} instruction pattern
2336@cindex @code{restore_stack_block} instruction pattern
2337@cindex @code{restore_stack_function} instruction pattern
2338@cindex @code{restore_stack_nonlocal} instruction pattern
2339@item @samp{save_stack_block}
2340@itemx @samp{save_stack_function}
2341@itemx @samp{save_stack_nonlocal}
2342@itemx @samp{restore_stack_block}
2343@itemx @samp{restore_stack_function}
2344@itemx @samp{restore_stack_nonlocal}
2345Most machines save and restore the stack pointer by copying it to or
2346from an object of mode @code{Pmode}. Do not define these patterns on
2347such machines.
2348
2349Some machines require special handling for stack pointer saves and
2350restores. On those machines, define the patterns corresponding to the
2351non-standard cases by using a @code{define_expand} (@pxref{Expander
2352Definitions}) that produces the required insns. The three types of
2353saves and restores are:
2354
2355@enumerate
2356@item
2357@samp{save_stack_block} saves the stack pointer at the start of a block
2358that allocates a variable-sized object, and @samp{restore_stack_block}
2359restores the stack pointer when the block is exited.
2360
2361@item
2362@samp{save_stack_function} and @samp{restore_stack_function} do a
2363similar job for the outermost block of a function and are used when the
2364function allocates variable-sized objects or calls @code{alloca}. Only
2365the epilogue uses the restored stack pointer, allowing a simpler save or
2366restore sequence on some machines.
2367
2368@item
2369@samp{save_stack_nonlocal} is used in functions that contain labels
2370branched to by nested functions. It saves the stack pointer in such a
2371way that the inner function can use @samp{restore_stack_nonlocal} to
2372restore the stack pointer. The compiler generates code to restore the
2373frame and argument pointer registers, but some machines require saving
2374and restoring additional data such as register window information or
2375stack backchains. Place insns in these patterns to save and restore any
2376such required data.
2377@end enumerate
2378
2379When saving the stack pointer, operand 0 is the save area and operand 1
2380is the stack pointer. The mode used to allocate the save area is the
2381mode of operand 0. You must specify an integral mode, or
2382@code{VOIDmode} if no save area is needed for a particular type of save
2383(either because no save is needed or because a machine-specific save
2384area can be used). Operand 0 is the stack pointer and operand 1 is the
2385save area for restore operations. If @samp{save_stack_block} is
2386defined, operand 0 must not be @code{VOIDmode} since these saves can be
2387arbitrarily nested.
2388
2389A save area is a @code{mem} that is at a constant offset from
2390@code{virtual_stack_vars_rtx} when the stack pointer is saved for use by
2391nonlocal gotos and a @code{reg} in the other two cases.
2392
2393@cindex @code{allocate_stack} instruction pattern
2394@item @samp{allocate_stack}
72938a4c 2395Subtract (or add if @code{STACK_GROWS_DOWNWARD} is undefined) operand 1 from
03dda8e3
RK
2396the stack pointer to create space for dynamically allocated data.
2397
72938a4c
MM
2398Store the resultant pointer to this space into operand 0. If you
2399are allocating space from the main stack, do this by emitting a
2400move insn to copy @code{virtual_stack_dynamic_rtx} to operand 0.
2401If you are allocating the space elsewhere, generate code to copy the
2402location of the space to operand 0. In the latter case, you must
956d6950 2403ensure this space gets freed when the corresponding space on the main
72938a4c
MM
2404stack is free.
2405
03dda8e3
RK
2406Do not define this pattern if all that must be done is the subtraction.
2407Some machines require other operations such as stack probes or
2408maintaining the back chain. Define this pattern to emit those
2409operations in addition to updating the stack pointer.
2410
2411@cindex @code{probe} instruction pattern
2412@item @samp{probe}
2413Some machines require instructions to be executed after space is
2414allocated from the stack, for example to generate a reference at
2415the bottom of the stack.
2416
2417If you need to emit instructions before the stack has been adjusted,
2418put them into the @samp{allocate_stack} pattern. Otherwise, define
2419this pattern to emit the required instructions.
2420
2421No operands are provided.
2422
861bb6c1
JL
2423@cindex @code{check_stack} instruction pattern
2424@item @samp{check_stack}
2425If stack checking cannot be done on your system by probing the stack with
2426a load or store instruction (@pxref{Stack Checking}), define this pattern
2427to perform the needed check and signaling an error if the stack
2428has overflowed. The single operand is the location in the stack furthest
2429from the current stack pointer that you need to validate. Normally,
2430on machines where this pattern is needed, you would obtain the stack
2431limit from a global or thread-specific variable or register.
2432
03dda8e3
RK
2433@cindex @code{nonlocal_goto} instruction pattern
2434@item @samp{nonlocal_goto}
2435Emit code to generate a non-local goto, e.g., a jump from one function
2436to a label in an outer function. This pattern has four arguments,
2437each representing a value to be used in the jump. The first
2438argument is to be loadedd into the frame pointer, the second is
2439the address to branch to (code to dispatch to the actual label),
2440the third is the address of a location where the stack is saved,
2441and the last is the address of the label, to be placed in the
2442location for the incoming static chain.
2443
2444On most machines you need not define this pattern, since GNU CC will
2445already generate the correct code, which is to load the frame pointer
2446and static chain, restore the stack (using the
2447@samp{restore_stack_nonlocal} pattern, if defined), and jump indirectly
2448to the dispatcher. You need only define this pattern if this code will
2449not work on your machine.
2450
2451@cindex @code{nonlocal_goto_receiver} instruction pattern
2452@item @samp{nonlocal_goto_receiver}
2453This pattern, if defined, contains code needed at the target of a
2454nonlocal goto after the code already generated by GNU CC. You will not
2455normally need to define this pattern. A typical reason why you might
2456need this pattern is if some value, such as a pointer to a global table,
2457must be restored when the frame pointer is restored. There are no
2458arguments.
861bb6c1
JL
2459
2460@cindex @code{exception_receiver} instruction pattern
2461@item @samp{exception_receiver}
2462This pattern, if defined, contains code needed at the site of an
2463exception handler that isn't needed at the site of a nonlocal goto. You
2464will not normally need to define this pattern. A typical reason why you
2465might need this pattern is if some value, such as a pointer to a global
2466table, must be restored after control flow is branched to the handler of
2467an exception. There are no arguments.
c85f7c16
JL
2468
2469@cindex @code{builtin_setjmp_receiver} instruction pattern
2470@item @samp{builtin_setjmp_receiver}
2471This pattern, if defined, contains code needed at the site of an
2472builtin setjmp that isn't needed at the site of a nonlocal goto. You
2473will not normally need to define this pattern. A typical reason why you
2474might need this pattern is if some value, such as a pointer to a global
2475table, must be restored. This pattern is called immediate after the
2476call to @code{__dummy} has been emitted. There are no arguments.
03dda8e3
RK
2477@end table
2478
2479@node Pattern Ordering
2480@section When the Order of Patterns Matters
2481@cindex Pattern Ordering
2482@cindex Ordering of Patterns
2483
2484Sometimes an insn can match more than one instruction pattern. Then the
2485pattern that appears first in the machine description is the one used.
2486Therefore, more specific patterns (patterns that will match fewer things)
2487and faster instructions (those that will produce better code when they
2488do match) should usually go first in the description.
2489
2490In some cases the effect of ordering the patterns can be used to hide
2491a pattern when it is not valid. For example, the 68000 has an
2492instruction for converting a fullword to floating point and another
2493for converting a byte to floating point. An instruction converting
2494an integer to floating point could match either one. We put the
2495pattern to convert the fullword first to make sure that one will
2496be used rather than the other. (Otherwise a large integer might
2497be generated as a single-byte immediate quantity, which would not work.)
2498Instead of using this pattern ordering it would be possible to make the
2499pattern for convert-a-byte smart enough to deal properly with any
2500constant value.
2501
2502@node Dependent Patterns
2503@section Interdependence of Patterns
2504@cindex Dependent Patterns
2505@cindex Interdependence of Patterns
2506
2507Every machine description must have a named pattern for each of the
2508conditional branch names @samp{b@var{cond}}. The recognition template
2509must always have the form
2510
2511@example
2512(set (pc)
2513 (if_then_else (@var{cond} (cc0) (const_int 0))
2514 (label_ref (match_operand 0 "" ""))
2515 (pc)))
2516@end example
2517
2518@noindent
2519In addition, every machine description must have an anonymous pattern
2520for each of the possible reverse-conditional branches. Their templates
2521look like
2522
2523@example
2524(set (pc)
2525 (if_then_else (@var{cond} (cc0) (const_int 0))
2526 (pc)
2527 (label_ref (match_operand 0 "" ""))))
2528@end example
2529
2530@noindent
2531They are necessary because jump optimization can turn direct-conditional
2532branches into reverse-conditional branches.
2533
2534It is often convenient to use the @code{match_operator} construct to
2535reduce the number of patterns that must be specified for branches. For
2536example,
2537
2538@example
2539(define_insn ""
2540 [(set (pc)
2541 (if_then_else (match_operator 0 "comparison_operator"
2542 [(cc0) (const_int 0)])
2543 (pc)
2544 (label_ref (match_operand 1 "" ""))))]
2545 "@var{condition}"
2546 "@dots{}")
2547@end example
2548
2549In some cases machines support instructions identical except for the
2550machine mode of one or more operands. For example, there may be
2551``sign-extend halfword'' and ``sign-extend byte'' instructions whose
2552patterns are
2553
2554@example
2555(set (match_operand:SI 0 @dots{})
2556 (extend:SI (match_operand:HI 1 @dots{})))
2557
2558(set (match_operand:SI 0 @dots{})
2559 (extend:SI (match_operand:QI 1 @dots{})))
2560@end example
2561
2562@noindent
2563Constant integers do not specify a machine mode, so an instruction to
2564extend a constant value could match either pattern. The pattern it
2565actually will match is the one that appears first in the file. For correct
2566results, this must be the one for the widest possible mode (@code{HImode},
2567here). If the pattern matches the @code{QImode} instruction, the results
2568will be incorrect if the constant value does not actually fit that mode.
2569
2570Such instructions to extend constants are rarely generated because they are
2571optimized away, but they do occasionally happen in nonoptimized
2572compilations.
2573
2574If a constraint in a pattern allows a constant, the reload pass may
2575replace a register with a constant permitted by the constraint in some
2576cases. Similarly for memory references. Because of this substitution,
2577you should not provide separate patterns for increment and decrement
2578instructions. Instead, they should be generated from the same pattern
2579that supports register-register add insns by examining the operands and
2580generating the appropriate machine instruction.
2581
2582@node Jump Patterns
2583@section Defining Jump Instruction Patterns
2584@cindex jump instruction patterns
2585@cindex defining jump instruction patterns
2586
2587For most machines, GNU CC assumes that the machine has a condition code.
2588A comparison insn sets the condition code, recording the results of both
2589signed and unsigned comparison of the given operands. A separate branch
2590insn tests the condition code and branches or not according its value.
2591The branch insns come in distinct signed and unsigned flavors. Many
2592common machines, such as the Vax, the 68000 and the 32000, work this
2593way.
2594
2595Some machines have distinct signed and unsigned compare instructions, and
2596only one set of conditional branch instructions. The easiest way to handle
2597these machines is to treat them just like the others until the final stage
2598where assembly code is written. At this time, when outputting code for the
2599compare instruction, peek ahead at the following branch using
2600@code{next_cc0_user (insn)}. (The variable @code{insn} refers to the insn
2601being output, in the output-writing code in an instruction pattern.) If
2602the RTL says that is an unsigned branch, output an unsigned compare;
2603otherwise output a signed compare. When the branch itself is output, you
2604can treat signed and unsigned branches identically.
2605
2606The reason you can do this is that GNU CC always generates a pair of
2607consecutive RTL insns, possibly separated by @code{note} insns, one to
2608set the condition code and one to test it, and keeps the pair inviolate
2609until the end.
2610
2611To go with this technique, you must define the machine-description macro
2612@code{NOTICE_UPDATE_CC} to do @code{CC_STATUS_INIT}; in other words, no
2613compare instruction is superfluous.
2614
2615Some machines have compare-and-branch instructions and no condition code.
2616A similar technique works for them. When it is time to ``output'' a
2617compare instruction, record its operands in two static variables. When
2618outputting the branch-on-condition-code instruction that follows, actually
2619output a compare-and-branch instruction that uses the remembered operands.
2620
2621It also works to define patterns for compare-and-branch instructions.
2622In optimizing compilation, the pair of compare and branch instructions
2623will be combined according to these patterns. But this does not happen
2624if optimization is not requested. So you must use one of the solutions
2625above in addition to any special patterns you define.
2626
2627In many RISC machines, most instructions do not affect the condition
2628code and there may not even be a separate condition code register. On
2629these machines, the restriction that the definition and use of the
2630condition code be adjacent insns is not necessary and can prevent
2631important optimizations. For example, on the IBM RS/6000, there is a
2632delay for taken branches unless the condition code register is set three
2633instructions earlier than the conditional branch. The instruction
2634scheduler cannot perform this optimization if it is not permitted to
2635separate the definition and use of the condition code register.
2636
2637On these machines, do not use @code{(cc0)}, but instead use a register
2638to represent the condition code. If there is a specific condition code
2639register in the machine, use a hard register. If the condition code or
2640comparison result can be placed in any general register, or if there are
2641multiple condition registers, use a pseudo register.
2642
2643@findex prev_cc0_setter
2644@findex next_cc0_user
2645On some machines, the type of branch instruction generated may depend on
2646the way the condition code was produced; for example, on the 68k and
2647Sparc, setting the condition code directly from an add or subtract
2648instruction does not clear the overflow bit the way that a test
2649instruction does, so a different branch instruction must be used for
2650some conditional branches. For machines that use @code{(cc0)}, the set
2651and use of the condition code must be adjacent (separated only by
2652@code{note} insns) allowing flags in @code{cc_status} to be used.
2653(@xref{Condition Code}.) Also, the comparison and branch insns can be
2654located from each other by using the functions @code{prev_cc0_setter}
2655and @code{next_cc0_user}.
2656
2657However, this is not true on machines that do not use @code{(cc0)}. On
2658those machines, no assumptions can be made about the adjacency of the
2659compare and branch insns and the above methods cannot be used. Instead,
2660we use the machine mode of the condition code register to record
2661different formats of the condition code register.
2662
2663Registers used to store the condition code value should have a mode that
2664is in class @code{MODE_CC}. Normally, it will be @code{CCmode}. If
2665additional modes are required (as for the add example mentioned above in
2666the Sparc), define the macro @code{EXTRA_CC_MODES} to list the
2667additional modes required (@pxref{Condition Code}). Also define
2668@code{EXTRA_CC_NAMES} to list the names of those modes and
2669@code{SELECT_CC_MODE} to choose a mode given an operand of a compare.
2670
2671If it is known during RTL generation that a different mode will be
2672required (for example, if the machine has separate compare instructions
2673for signed and unsigned quantities, like most IBM processors), they can
2674be specified at that time.
2675
2676If the cases that require different modes would be made by instruction
2677combination, the macro @code{SELECT_CC_MODE} determines which machine
2678mode should be used for the comparison result. The patterns should be
2679written using that mode. To support the case of the add on the Sparc
2680discussed above, we have the pattern
2681
2682@smallexample
2683(define_insn ""
2684 [(set (reg:CC_NOOV 0)
2685 (compare:CC_NOOV
2686 (plus:SI (match_operand:SI 0 "register_operand" "%r")
2687 (match_operand:SI 1 "arith_operand" "rI"))
2688 (const_int 0)))]
2689 ""
2690 "@dots{}")
2691@end smallexample
2692
2693The @code{SELECT_CC_MODE} macro on the Sparc returns @code{CC_NOOVmode}
2694for comparisons whose argument is a @code{plus}.
2695
2696@node Insn Canonicalizations
2697@section Canonicalization of Instructions
2698@cindex canonicalization of instructions
2699@cindex insn canonicalization
2700
2701There are often cases where multiple RTL expressions could represent an
2702operation performed by a single machine instruction. This situation is
2703most commonly encountered with logical, branch, and multiply-accumulate
2704instructions. In such cases, the compiler attempts to convert these
2705multiple RTL expressions into a single canonical form to reduce the
2706number of insn patterns required.
2707
2708In addition to algebraic simplifications, following canonicalizations
2709are performed:
2710
2711@itemize @bullet
2712@item
2713For commutative and comparison operators, a constant is always made the
2714second operand. If a machine only supports a constant as the second
2715operand, only patterns that match a constant in the second operand need
2716be supplied.
2717
2718@cindex @code{neg}, canonicalization of
2719@cindex @code{not}, canonicalization of
2720@cindex @code{mult}, canonicalization of
2721@cindex @code{plus}, canonicalization of
2722@cindex @code{minus}, canonicalization of
2723For these operators, if only one operand is a @code{neg}, @code{not},
2724@code{mult}, @code{plus}, or @code{minus} expression, it will be the
2725first operand.
2726
2727@cindex @code{compare}, canonicalization of
2728@item
2729For the @code{compare} operator, a constant is always the second operand
2730on machines where @code{cc0} is used (@pxref{Jump Patterns}). On other
2731machines, there are rare cases where the compiler might want to construct
2732a @code{compare} with a constant as the first operand. However, these
2733cases are not common enough for it to be worthwhile to provide a pattern
2734matching a constant as the first operand unless the machine actually has
2735such an instruction.
2736
2737An operand of @code{neg}, @code{not}, @code{mult}, @code{plus}, or
2738@code{minus} is made the first operand under the same conditions as
2739above.
2740
2741@item
2742@code{(minus @var{x} (const_int @var{n}))} is converted to
2743@code{(plus @var{x} (const_int @var{-n}))}.
2744
2745@item
2746Within address computations (i.e., inside @code{mem}), a left shift is
2747converted into the appropriate multiplication by a power of two.
2748
2749@cindex @code{ior}, canonicalization of
2750@cindex @code{and}, canonicalization of
2751@cindex De Morgan's law
72938a4c 2752@item
03dda8e3
RK
2753De`Morgan's Law is used to move bitwise negation inside a bitwise
2754logical-and or logical-or operation. If this results in only one
2755operand being a @code{not} expression, it will be the first one.
2756
2757A machine that has an instruction that performs a bitwise logical-and of one
2758operand with the bitwise negation of the other should specify the pattern
2759for that instruction as
2760
2761@example
2762(define_insn ""
2763 [(set (match_operand:@var{m} 0 @dots{})
2764 (and:@var{m} (not:@var{m} (match_operand:@var{m} 1 @dots{}))
2765 (match_operand:@var{m} 2 @dots{})))]
2766 "@dots{}"
2767 "@dots{}")
2768@end example
2769
2770@noindent
2771Similarly, a pattern for a ``NAND'' instruction should be written
2772
2773@example
2774(define_insn ""
2775 [(set (match_operand:@var{m} 0 @dots{})
2776 (ior:@var{m} (not:@var{m} (match_operand:@var{m} 1 @dots{}))
2777 (not:@var{m} (match_operand:@var{m} 2 @dots{}))))]
2778 "@dots{}"
2779 "@dots{}")
2780@end example
2781
2782In both cases, it is not necessary to include patterns for the many
2783logically equivalent RTL expressions.
2784
2785@cindex @code{xor}, canonicalization of
2786@item
2787The only possible RTL expressions involving both bitwise exclusive-or
2788and bitwise negation are @code{(xor:@var{m} @var{x} @var{y})}
2789and @code{(not:@var{m} (xor:@var{m} @var{x} @var{y}))}.@refill
2790
2791@item
2792The sum of three items, one of which is a constant, will only appear in
2793the form
2794
2795@example
2796(plus:@var{m} (plus:@var{m} @var{x} @var{y}) @var{constant})
2797@end example
2798
2799@item
2800On machines that do not use @code{cc0},
2801@code{(compare @var{x} (const_int 0))} will be converted to
2802@var{x}.@refill
2803
2804@cindex @code{zero_extract}, canonicalization of
2805@cindex @code{sign_extract}, canonicalization of
2806@item
2807Equality comparisons of a group of bits (usually a single bit) with zero
2808will be written using @code{zero_extract} rather than the equivalent
2809@code{and} or @code{sign_extract} operations.
2810
2811@end itemize
2812
2813@node Peephole Definitions
2814@section Machine-Specific Peephole Optimizers
2815@cindex peephole optimizer definitions
2816@cindex defining peephole optimizers
2817
2818In addition to instruction patterns the @file{md} file may contain
2819definitions of machine-specific peephole optimizations.
2820
2821The combiner does not notice certain peephole optimizations when the data
2822flow in the program does not suggest that it should try them. For example,
2823sometimes two consecutive insns related in purpose can be combined even
2824though the second one does not appear to use a register computed in the
2825first one. A machine-specific peephole optimizer can detect such
2826opportunities.
2827
2828@need 1000
2829A definition looks like this:
2830
2831@smallexample
2832(define_peephole
2833 [@var{insn-pattern-1}
2834 @var{insn-pattern-2}
2835 @dots{}]
2836 "@var{condition}"
2837 "@var{template}"
2838 "@var{optional insn-attributes}")
2839@end smallexample
2840
2841@noindent
2842The last string operand may be omitted if you are not using any
2843machine-specific information in this machine description. If present,
2844it must obey the same rules as in a @code{define_insn}.
2845
2846In this skeleton, @var{insn-pattern-1} and so on are patterns to match
2847consecutive insns. The optimization applies to a sequence of insns when
2848@var{insn-pattern-1} matches the first one, @var{insn-pattern-2} matches
2849the next, and so on.@refill
2850
2851Each of the insns matched by a peephole must also match a
2852@code{define_insn}. Peepholes are checked only at the last stage just
2853before code generation, and only optionally. Therefore, any insn which
2854would match a peephole but no @code{define_insn} will cause a crash in code
2855generation in an unoptimized compilation, or at various optimization
2856stages.
2857
2858The operands of the insns are matched with @code{match_operands},
2859@code{match_operator}, and @code{match_dup}, as usual. What is not
2860usual is that the operand numbers apply to all the insn patterns in the
2861definition. So, you can check for identical operands in two insns by
2862using @code{match_operand} in one insn and @code{match_dup} in the
2863other.
2864
2865The operand constraints used in @code{match_operand} patterns do not have
2866any direct effect on the applicability of the peephole, but they will
2867be validated afterward, so make sure your constraints are general enough
2868to apply whenever the peephole matches. If the peephole matches
2869but the constraints are not satisfied, the compiler will crash.
2870
2871It is safe to omit constraints in all the operands of the peephole; or
2872you can write constraints which serve as a double-check on the criteria
2873previously tested.
2874
2875Once a sequence of insns matches the patterns, the @var{condition} is
2876checked. This is a C expression which makes the final decision whether to
2877perform the optimization (we do so if the expression is nonzero). If
2878@var{condition} is omitted (in other words, the string is empty) then the
2879optimization is applied to every sequence of insns that matches the
2880patterns.
2881
2882The defined peephole optimizations are applied after register allocation
2883is complete. Therefore, the peephole definition can check which
2884operands have ended up in which kinds of registers, just by looking at
2885the operands.
2886
2887@findex prev_active_insn
2888The way to refer to the operands in @var{condition} is to write
2889@code{operands[@var{i}]} for operand number @var{i} (as matched by
2890@code{(match_operand @var{i} @dots{})}). Use the variable @code{insn}
2891to refer to the last of the insns being matched; use
2892@code{prev_active_insn} to find the preceding insns.
2893
2894@findex dead_or_set_p
2895When optimizing computations with intermediate results, you can use
2896@var{condition} to match only when the intermediate results are not used
2897elsewhere. Use the C expression @code{dead_or_set_p (@var{insn},
2898@var{op})}, where @var{insn} is the insn in which you expect the value
2899to be used for the last time (from the value of @code{insn}, together
2900with use of @code{prev_nonnote_insn}), and @var{op} is the intermediate
2901value (from @code{operands[@var{i}]}).@refill
2902
2903Applying the optimization means replacing the sequence of insns with one
2904new insn. The @var{template} controls ultimate output of assembler code
2905for this combined insn. It works exactly like the template of a
2906@code{define_insn}. Operand numbers in this template are the same ones
2907used in matching the original sequence of insns.
2908
2909The result of a defined peephole optimizer does not need to match any of
2910the insn patterns in the machine description; it does not even have an
2911opportunity to match them. The peephole optimizer definition itself serves
2912as the insn pattern to control how the insn is output.
2913
2914Defined peephole optimizers are run as assembler code is being output,
2915so the insns they produce are never combined or rearranged in any way.
2916
2917Here is an example, taken from the 68000 machine description:
2918
2919@smallexample
2920(define_peephole
2921 [(set (reg:SI 15) (plus:SI (reg:SI 15) (const_int 4)))
2922 (set (match_operand:DF 0 "register_operand" "=f")
2923 (match_operand:DF 1 "register_operand" "ad"))]
2924 "FP_REG_P (operands[0]) && ! FP_REG_P (operands[1])"
2925 "*
2926@{
2927 rtx xoperands[2];
2928 xoperands[1] = gen_rtx (REG, SImode, REGNO (operands[1]) + 1);
2929#ifdef MOTOROLA
2930 output_asm_insn (\"move.l %1,(sp)\", xoperands);
2931 output_asm_insn (\"move.l %1,-(sp)\", operands);
2932 return \"fmove.d (sp)+,%0\";
2933#else
2934 output_asm_insn (\"movel %1,sp@@\", xoperands);
2935 output_asm_insn (\"movel %1,sp@@-\", operands);
2936 return \"fmoved sp@@+,%0\";
2937#endif
2938@}
2939")
2940@end smallexample
2941
2942@need 1000
2943The effect of this optimization is to change
2944
2945@smallexample
2946@group
2947jbsr _foobar
2948addql #4,sp
2949movel d1,sp@@-
2950movel d0,sp@@-
2951fmoved sp@@+,fp0
2952@end group
2953@end smallexample
2954
2955@noindent
2956into
2957
2958@smallexample
2959@group
2960jbsr _foobar
2961movel d1,sp@@
2962movel d0,sp@@-
2963fmoved sp@@+,fp0
2964@end group
2965@end smallexample
2966
2967@ignore
2968@findex CC_REVERSED
2969If a peephole matches a sequence including one or more jump insns, you must
2970take account of the flags such as @code{CC_REVERSED} which specify that the
2971condition codes are represented in an unusual manner. The compiler
2972automatically alters any ordinary conditional jumps which occur in such
2973situations, but the compiler cannot alter jumps which have been replaced by
2974peephole optimizations. So it is up to you to alter the assembler code
2975that the peephole produces. Supply C code to write the assembler output,
2976and in this C code check the condition code status flags and change the
2977assembler code as appropriate.
2978@end ignore
2979
2980@var{insn-pattern-1} and so on look @emph{almost} like the second
2981operand of @code{define_insn}. There is one important difference: the
2982second operand of @code{define_insn} consists of one or more RTX's
2983enclosed in square brackets. Usually, there is only one: then the same
2984action can be written as an element of a @code{define_peephole}. But
2985when there are multiple actions in a @code{define_insn}, they are
2986implicitly enclosed in a @code{parallel}. Then you must explicitly
2987write the @code{parallel}, and the square brackets within it, in the
2988@code{define_peephole}. Thus, if an insn pattern looks like this,
2989
2990@smallexample
2991(define_insn "divmodsi4"
2992 [(set (match_operand:SI 0 "general_operand" "=d")
2993 (div:SI (match_operand:SI 1 "general_operand" "0")
2994 (match_operand:SI 2 "general_operand" "dmsK")))
2995 (set (match_operand:SI 3 "general_operand" "=d")
2996 (mod:SI (match_dup 1) (match_dup 2)))]
2997 "TARGET_68020"
2998 "divsl%.l %2,%3:%0")
2999@end smallexample
3000
3001@noindent
3002then the way to mention this insn in a peephole is as follows:
3003
3004@smallexample
3005(define_peephole
3006 [@dots{}
3007 (parallel
3008 [(set (match_operand:SI 0 "general_operand" "=d")
3009 (div:SI (match_operand:SI 1 "general_operand" "0")
3010 (match_operand:SI 2 "general_operand" "dmsK")))
3011 (set (match_operand:SI 3 "general_operand" "=d")
3012 (mod:SI (match_dup 1) (match_dup 2)))])
3013 @dots{}]
3014 @dots{})
3015@end smallexample
3016
3017@node Expander Definitions
3018@section Defining RTL Sequences for Code Generation
3019@cindex expander definitions
3020@cindex code generation RTL sequences
3021@cindex defining RTL sequences for code generation
3022
3023On some target machines, some standard pattern names for RTL generation
3024cannot be handled with single insn, but a sequence of RTL insns can
3025represent them. For these target machines, you can write a
3026@code{define_expand} to specify how to generate the sequence of RTL.
3027
3028@findex define_expand
3029A @code{define_expand} is an RTL expression that looks almost like a
3030@code{define_insn}; but, unlike the latter, a @code{define_expand} is used
3031only for RTL generation and it can produce more than one RTL insn.
3032
3033A @code{define_expand} RTX has four operands:
3034
3035@itemize @bullet
3036@item
3037The name. Each @code{define_expand} must have a name, since the only
3038use for it is to refer to it by name.
3039
3040@findex define_peephole
3041@item
3042The RTL template. This is just like the RTL template for a
3043@code{define_peephole} in that it is a vector of RTL expressions
3044each being one insn.
3045
3046@item
3047The condition, a string containing a C expression. This expression is
3048used to express how the availability of this pattern depends on
3049subclasses of target machine, selected by command-line options when GNU
3050CC is run. This is just like the condition of a @code{define_insn} that
3051has a standard name. Therefore, the condition (if present) may not
3052depend on the data in the insn being matched, but only the
3053target-machine-type flags. The compiler needs to test these conditions
3054during initialization in order to learn exactly which named instructions
3055are available in a particular run.
3056
3057@item
3058The preparation statements, a string containing zero or more C
3059statements which are to be executed before RTL code is generated from
3060the RTL template.
3061
3062Usually these statements prepare temporary registers for use as
3063internal operands in the RTL template, but they can also generate RTL
3064insns directly by calling routines such as @code{emit_insn}, etc.
3065Any such insns precede the ones that come from the RTL template.
3066@end itemize
3067
3068Every RTL insn emitted by a @code{define_expand} must match some
3069@code{define_insn} in the machine description. Otherwise, the compiler
3070will crash when trying to generate code for the insn or trying to optimize
3071it.
3072
3073The RTL template, in addition to controlling generation of RTL insns,
3074also describes the operands that need to be specified when this pattern
3075is used. In particular, it gives a predicate for each operand.
3076
3077A true operand, which needs to be specified in order to generate RTL from
3078the pattern, should be described with a @code{match_operand} in its first
3079occurrence in the RTL template. This enters information on the operand's
3080predicate into the tables that record such things. GNU CC uses the
3081information to preload the operand into a register if that is required for
3082valid RTL code. If the operand is referred to more than once, subsequent
3083references should use @code{match_dup}.
3084
3085The RTL template may also refer to internal ``operands'' which are
3086temporary registers or labels used only within the sequence made by the
3087@code{define_expand}. Internal operands are substituted into the RTL
3088template with @code{match_dup}, never with @code{match_operand}. The
3089values of the internal operands are not passed in as arguments by the
3090compiler when it requests use of this pattern. Instead, they are computed
3091within the pattern, in the preparation statements. These statements
3092compute the values and store them into the appropriate elements of
3093@code{operands} so that @code{match_dup} can find them.
3094
3095There are two special macros defined for use in the preparation statements:
3096@code{DONE} and @code{FAIL}. Use them with a following semicolon,
3097as a statement.
3098
3099@table @code
3100
3101@findex DONE
3102@item DONE
3103Use the @code{DONE} macro to end RTL generation for the pattern. The
3104only RTL insns resulting from the pattern on this occasion will be
3105those already emitted by explicit calls to @code{emit_insn} within the
3106preparation statements; the RTL template will not be generated.
3107
3108@findex FAIL
3109@item FAIL
3110Make the pattern fail on this occasion. When a pattern fails, it means
3111that the pattern was not truly available. The calling routines in the
3112compiler will try other strategies for code generation using other patterns.
3113
3114Failure is currently supported only for binary (addition, multiplication,
3115shifting, etc.) and bitfield (@code{extv}, @code{extzv}, and @code{insv})
3116operations.
3117@end table
3118
3119Here is an example, the definition of left-shift for the SPUR chip:
3120
3121@smallexample
3122@group
3123(define_expand "ashlsi3"
3124 [(set (match_operand:SI 0 "register_operand" "")
3125 (ashift:SI
3126@end group
3127@group
3128 (match_operand:SI 1 "register_operand" "")
3129 (match_operand:SI 2 "nonmemory_operand" "")))]
3130 ""
3131 "
3132@end group
3133@end smallexample
3134
3135@smallexample
3136@group
3137@{
3138 if (GET_CODE (operands[2]) != CONST_INT
3139 || (unsigned) INTVAL (operands[2]) > 3)
3140 FAIL;
3141@}")
3142@end group
3143@end smallexample
3144
3145@noindent
3146This example uses @code{define_expand} so that it can generate an RTL insn
3147for shifting when the shift-count is in the supported range of 0 to 3 but
3148fail in other cases where machine insns aren't available. When it fails,
3149the compiler tries another strategy using different patterns (such as, a
3150library call).
3151
3152If the compiler were able to handle nontrivial condition-strings in
3153patterns with names, then it would be possible to use a
3154@code{define_insn} in that case. Here is another case (zero-extension
3155on the 68000) which makes more use of the power of @code{define_expand}:
3156
3157@smallexample
3158(define_expand "zero_extendhisi2"
3159 [(set (match_operand:SI 0 "general_operand" "")
3160 (const_int 0))
3161 (set (strict_low_part
3162 (subreg:HI
3163 (match_dup 0)
3164 0))
3165 (match_operand:HI 1 "general_operand" ""))]
3166 ""
3167 "operands[1] = make_safe_from (operands[1], operands[0]);")
3168@end smallexample
3169
3170@noindent
3171@findex make_safe_from
3172Here two RTL insns are generated, one to clear the entire output operand
3173and the other to copy the input operand into its low half. This sequence
3174is incorrect if the input operand refers to [the old value of] the output
3175operand, so the preparation statement makes sure this isn't so. The
3176function @code{make_safe_from} copies the @code{operands[1]} into a
3177temporary register if it refers to @code{operands[0]}. It does this
3178by emitting another RTL insn.
3179
3180Finally, a third example shows the use of an internal operand.
3181Zero-extension on the SPUR chip is done by @code{and}-ing the result
3182against a halfword mask. But this mask cannot be represented by a
3183@code{const_int} because the constant value is too large to be legitimate
3184on this machine. So it must be copied into a register with
3185@code{force_reg} and then the register used in the @code{and}.
3186
3187@smallexample
3188(define_expand "zero_extendhisi2"
3189 [(set (match_operand:SI 0 "register_operand" "")
3190 (and:SI (subreg:SI
3191 (match_operand:HI 1 "register_operand" "")
3192 0)
3193 (match_dup 2)))]
3194 ""
3195 "operands[2]
3196 = force_reg (SImode, gen_rtx (CONST_INT,
3197 VOIDmode, 65535)); ")
3198@end smallexample
3199
3200@strong{Note:} If the @code{define_expand} is used to serve a
3201standard binary or unary arithmetic operation or a bitfield operation,
3202then the last insn it generates must not be a @code{code_label},
3203@code{barrier} or @code{note}. It must be an @code{insn},
3204@code{jump_insn} or @code{call_insn}. If you don't need a real insn
3205at the end, emit an insn to copy the result of the operation into
3206itself. Such an insn will generate no code, but it can avoid problems
3207in the compiler.@refill
3208
3209@node Insn Splitting
3210@section Defining How to Split Instructions
3211@cindex insn splitting
3212@cindex instruction splitting
3213@cindex splitting instructions
3214
3215There are two cases where you should specify how to split a pattern into
3216multiple insns. On machines that have instructions requiring delay
3217slots (@pxref{Delay Slots}) or that have instructions whose output is
3218not available for multiple cycles (@pxref{Function Units}), the compiler
3219phases that optimize these cases need to be able to move insns into
3220one-instruction delay slots. However, some insns may generate more than one
3221machine instruction. These insns cannot be placed into a delay slot.
3222
3223Often you can rewrite the single insn as a list of individual insns,
3224each corresponding to one machine instruction. The disadvantage of
3225doing so is that it will cause the compilation to be slower and require
3226more space. If the resulting insns are too complex, it may also
3227suppress some optimizations. The compiler splits the insn if there is a
3228reason to believe that it might improve instruction or delay slot
3229scheduling.
3230
3231The insn combiner phase also splits putative insns. If three insns are
3232merged into one insn with a complex expression that cannot be matched by
3233some @code{define_insn} pattern, the combiner phase attempts to split
3234the complex pattern into two insns that are recognized. Usually it can
3235break the complex pattern into two patterns by splitting out some
3236subexpression. However, in some other cases, such as performing an
3237addition of a large constant in two insns on a RISC machine, the way to
3238split the addition into two insns is machine-dependent.
3239
3240@cindex define_split
3241The @code{define_split} definition tells the compiler how to split a
3242complex insn into several simpler insns. It looks like this:
3243
3244@smallexample
3245(define_split
3246 [@var{insn-pattern}]
3247 "@var{condition}"
3248 [@var{new-insn-pattern-1}
3249 @var{new-insn-pattern-2}
3250 @dots{}]
3251 "@var{preparation statements}")
3252@end smallexample
3253
3254@var{insn-pattern} is a pattern that needs to be split and
3255@var{condition} is the final condition to be tested, as in a
3256@code{define_insn}. When an insn matching @var{insn-pattern} and
3257satisfying @var{condition} is found, it is replaced in the insn list
3258with the insns given by @var{new-insn-pattern-1},
3259@var{new-insn-pattern-2}, etc.
3260
3261The @var{preparation statements} are similar to those statements that
3262are specified for @code{define_expand} (@pxref{Expander Definitions})
3263and are executed before the new RTL is generated to prepare for the
3264generated code or emit some insns whose pattern is not fixed. Unlike
3265those in @code{define_expand}, however, these statements must not
3266generate any new pseudo-registers. Once reload has completed, they also
3267must not allocate any space in the stack frame.
3268
3269Patterns are matched against @var{insn-pattern} in two different
3270circumstances. If an insn needs to be split for delay slot scheduling
3271or insn scheduling, the insn is already known to be valid, which means
3272that it must have been matched by some @code{define_insn} and, if
3273@code{reload_completed} is non-zero, is known to satisfy the constraints
3274of that @code{define_insn}. In that case, the new insn patterns must
3275also be insns that are matched by some @code{define_insn} and, if
3276@code{reload_completed} is non-zero, must also satisfy the constraints
3277of those definitions.
3278
3279As an example of this usage of @code{define_split}, consider the following
3280example from @file{a29k.md}, which splits a @code{sign_extend} from
3281@code{HImode} to @code{SImode} into a pair of shift insns:
3282
3283@smallexample
3284(define_split
3285 [(set (match_operand:SI 0 "gen_reg_operand" "")
3286 (sign_extend:SI (match_operand:HI 1 "gen_reg_operand" "")))]
3287 ""
3288 [(set (match_dup 0)
3289 (ashift:SI (match_dup 1)
3290 (const_int 16)))
3291 (set (match_dup 0)
3292 (ashiftrt:SI (match_dup 0)
3293 (const_int 16)))]
3294 "
3295@{ operands[1] = gen_lowpart (SImode, operands[1]); @}")
3296@end smallexample
3297
3298When the combiner phase tries to split an insn pattern, it is always the
3299case that the pattern is @emph{not} matched by any @code{define_insn}.
3300The combiner pass first tries to split a single @code{set} expression
3301and then the same @code{set} expression inside a @code{parallel}, but
3302followed by a @code{clobber} of a pseudo-reg to use as a scratch
3303register. In these cases, the combiner expects exactly two new insn
3304patterns to be generated. It will verify that these patterns match some
3305@code{define_insn} definitions, so you need not do this test in the
3306@code{define_split} (of course, there is no point in writing a
3307@code{define_split} that will never produce insns that match).
3308
3309Here is an example of this use of @code{define_split}, taken from
3310@file{rs6000.md}:
3311
3312@smallexample
3313(define_split
3314 [(set (match_operand:SI 0 "gen_reg_operand" "")
3315 (plus:SI (match_operand:SI 1 "gen_reg_operand" "")
3316 (match_operand:SI 2 "non_add_cint_operand" "")))]
3317 ""
3318 [(set (match_dup 0) (plus:SI (match_dup 1) (match_dup 3)))
3319 (set (match_dup 0) (plus:SI (match_dup 0) (match_dup 4)))]
3320"
3321@{
3322 int low = INTVAL (operands[2]) & 0xffff;
3323 int high = (unsigned) INTVAL (operands[2]) >> 16;
3324
3325 if (low & 0x8000)
3326 high++, low |= 0xffff0000;
3327
3328 operands[3] = gen_rtx (CONST_INT, VOIDmode, high << 16);
3329 operands[4] = gen_rtx (CONST_INT, VOIDmode, low);
3330@}")
3331@end smallexample
3332
3333Here the predicate @code{non_add_cint_operand} matches any
3334@code{const_int} that is @emph{not} a valid operand of a single add
3335insn. The add with the smaller displacement is written so that it
3336can be substituted into the address of a subsequent operation.
3337
3338An example that uses a scratch register, from the same file, generates
3339an equality comparison of a register and a large constant:
3340
3341@smallexample
3342(define_split
3343 [(set (match_operand:CC 0 "cc_reg_operand" "")
3344 (compare:CC (match_operand:SI 1 "gen_reg_operand" "")
3345 (match_operand:SI 2 "non_short_cint_operand" "")))
3346 (clobber (match_operand:SI 3 "gen_reg_operand" ""))]
3347 "find_single_use (operands[0], insn, 0)
3348 && (GET_CODE (*find_single_use (operands[0], insn, 0)) == EQ
3349 || GET_CODE (*find_single_use (operands[0], insn, 0)) == NE)"
3350 [(set (match_dup 3) (xor:SI (match_dup 1) (match_dup 4)))
3351 (set (match_dup 0) (compare:CC (match_dup 3) (match_dup 5)))]
3352 "
3353@{
3354 /* Get the constant we are comparing against, C, and see what it
3355 looks like sign-extended to 16 bits. Then see what constant
3356 could be XOR'ed with C to get the sign-extended value. */
3357
3358 int c = INTVAL (operands[2]);
3359 int sextc = (c << 16) >> 16;
3360 int xorv = c ^ sextc;
3361
3362 operands[4] = gen_rtx (CONST_INT, VOIDmode, xorv);
3363 operands[5] = gen_rtx (CONST_INT, VOIDmode, sextc);
3364@}")
3365@end smallexample
3366
3367To avoid confusion, don't write a single @code{define_split} that
3368accepts some insns that match some @code{define_insn} as well as some
3369insns that don't. Instead, write two separate @code{define_split}
3370definitions, one for the insns that are valid and one for the insns that
3371are not valid.
3372
3373@node Insn Attributes
3374@section Instruction Attributes
3375@cindex insn attributes
3376@cindex instruction attributes
3377
3378In addition to describing the instruction supported by the target machine,
3379the @file{md} file also defines a group of @dfn{attributes} and a set of
3380values for each. Every generated insn is assigned a value for each attribute.
3381One possible attribute would be the effect that the insn has on the machine's
3382condition code. This attribute can then be used by @code{NOTICE_UPDATE_CC}
3383to track the condition codes.
3384
3385@menu
3386* Defining Attributes:: Specifying attributes and their values.
3387* Expressions:: Valid expressions for attribute values.
3388* Tagging Insns:: Assigning attribute values to insns.
3389* Attr Example:: An example of assigning attributes.
3390* Insn Lengths:: Computing the length of insns.
3391* Constant Attributes:: Defining attributes that are constant.
3392* Delay Slots:: Defining delay slots required for a machine.
3393* Function Units:: Specifying information for insn scheduling.
3394@end menu
3395
3396@node Defining Attributes
3397@subsection Defining Attributes and their Values
3398@cindex defining attributes and their values
3399@cindex attributes, defining
3400
3401@findex define_attr
3402The @code{define_attr} expression is used to define each attribute required
3403by the target machine. It looks like:
3404
3405@smallexample
3406(define_attr @var{name} @var{list-of-values} @var{default})
3407@end smallexample
3408
3409@var{name} is a string specifying the name of the attribute being defined.
3410
3411@var{list-of-values} is either a string that specifies a comma-separated
3412list of values that can be assigned to the attribute, or a null string to
3413indicate that the attribute takes numeric values.
3414
3415@var{default} is an attribute expression that gives the value of this
3416attribute for insns that match patterns whose definition does not include
3417an explicit value for this attribute. @xref{Attr Example}, for more
3418information on the handling of defaults. @xref{Constant Attributes},
3419for information on attributes that do not depend on any particular insn.
3420
3421@findex insn-attr.h
3422For each defined attribute, a number of definitions are written to the
3423@file{insn-attr.h} file. For cases where an explicit set of values is
3424specified for an attribute, the following are defined:
3425
3426@itemize @bullet
3427@item
3428A @samp{#define} is written for the symbol @samp{HAVE_ATTR_@var{name}}.
3429
3430@item
3431An enumeral class is defined for @samp{attr_@var{name}} with
3432elements of the form @samp{@var{upper-name}_@var{upper-value}} where
3433the attribute name and value are first converted to upper case.
3434
3435@item
3436A function @samp{get_attr_@var{name}} is defined that is passed an insn and
3437returns the attribute value for that insn.
3438@end itemize
3439
3440For example, if the following is present in the @file{md} file:
3441
3442@smallexample
3443(define_attr "type" "branch,fp,load,store,arith" @dots{})
3444@end smallexample
3445
3446@noindent
3447the following lines will be written to the file @file{insn-attr.h}.
3448
3449@smallexample
3450#define HAVE_ATTR_type
3451enum attr_type @{TYPE_BRANCH, TYPE_FP, TYPE_LOAD,
3452 TYPE_STORE, TYPE_ARITH@};
3453extern enum attr_type get_attr_type ();
3454@end smallexample
3455
3456If the attribute takes numeric values, no @code{enum} type will be
3457defined and the function to obtain the attribute's value will return
3458@code{int}.
3459
3460@node Expressions
3461@subsection Attribute Expressions
3462@cindex attribute expressions
3463
3464RTL expressions used to define attributes use the codes described above
3465plus a few specific to attribute definitions, to be discussed below.
3466Attribute value expressions must have one of the following forms:
3467
3468@table @code
3469@cindex @code{const_int} and attributes
3470@item (const_int @var{i})
3471The integer @var{i} specifies the value of a numeric attribute. @var{i}
3472must be non-negative.
3473
3474The value of a numeric attribute can be specified either with a
3475@code{const_int} or as an integer represented as a string in
3476@code{const_string}, @code{eq_attr} (see below), and @code{set_attr}
3477(@pxref{Tagging Insns}) expressions.
3478
3479@cindex @code{const_string} and attributes
3480@item (const_string @var{value})
3481The string @var{value} specifies a constant attribute value.
3482If @var{value} is specified as @samp{"*"}, it means that the default value of
3483the attribute is to be used for the insn containing this expression.
3484@samp{"*"} obviously cannot be used in the @var{default} expression
3485of a @code{define_attr}.@refill
3486
3487If the attribute whose value is being specified is numeric, @var{value}
3488must be a string containing a non-negative integer (normally
3489@code{const_int} would be used in this case). Otherwise, it must
3490contain one of the valid values for the attribute.
3491
3492@cindex @code{if_then_else} and attributes
3493@item (if_then_else @var{test} @var{true-value} @var{false-value})
3494@var{test} specifies an attribute test, whose format is defined below.
3495The value of this expression is @var{true-value} if @var{test} is true,
3496otherwise it is @var{false-value}.
3497
3498@cindex @code{cond} and attributes
3499@item (cond [@var{test1} @var{value1} @dots{}] @var{default})
3500The first operand of this expression is a vector containing an even
3501number of expressions and consisting of pairs of @var{test} and @var{value}
3502expressions. The value of the @code{cond} expression is that of the
3503@var{value} corresponding to the first true @var{test} expression. If
3504none of the @var{test} expressions are true, the value of the @code{cond}
3505expression is that of the @var{default} expression.
3506@end table
3507
3508@var{test} expressions can have one of the following forms:
3509
3510@table @code
3511@cindex @code{const_int} and attribute tests
3512@item (const_int @var{i})
3513This test is true if @var{i} is non-zero and false otherwise.
3514
3515@cindex @code{not} and attributes
3516@cindex @code{ior} and attributes
3517@cindex @code{and} and attributes
3518@item (not @var{test})
3519@itemx (ior @var{test1} @var{test2})
3520@itemx (and @var{test1} @var{test2})
3521These tests are true if the indicated logical function is true.
3522
3523@cindex @code{match_operand} and attributes
3524@item (match_operand:@var{m} @var{n} @var{pred} @var{constraints})
3525This test is true if operand @var{n} of the insn whose attribute value
3526is being determined has mode @var{m} (this part of the test is ignored
3527if @var{m} is @code{VOIDmode}) and the function specified by the string
3528@var{pred} returns a non-zero value when passed operand @var{n} and mode
3529@var{m} (this part of the test is ignored if @var{pred} is the null
3530string).
3531
3532The @var{constraints} operand is ignored and should be the null string.
3533
3534@cindex @code{le} and attributes
3535@cindex @code{leu} and attributes
3536@cindex @code{lt} and attributes
3537@cindex @code{gt} and attributes
3538@cindex @code{gtu} and attributes
3539@cindex @code{ge} and attributes
3540@cindex @code{geu} and attributes
3541@cindex @code{ne} and attributes
3542@cindex @code{eq} and attributes
3543@cindex @code{plus} and attributes
3544@cindex @code{minus} and attributes
3545@cindex @code{mult} and attributes
3546@cindex @code{div} and attributes
3547@cindex @code{mod} and attributes
3548@cindex @code{abs} and attributes
3549@cindex @code{neg} and attributes
3550@cindex @code{ashift} and attributes
3551@cindex @code{lshiftrt} and attributes
3552@cindex @code{ashiftrt} and attributes
3553@item (le @var{arith1} @var{arith2})
3554@itemx (leu @var{arith1} @var{arith2})
3555@itemx (lt @var{arith1} @var{arith2})
3556@itemx (ltu @var{arith1} @var{arith2})
3557@itemx (gt @var{arith1} @var{arith2})
3558@itemx (gtu @var{arith1} @var{arith2})
3559@itemx (ge @var{arith1} @var{arith2})
3560@itemx (geu @var{arith1} @var{arith2})
3561@itemx (ne @var{arith1} @var{arith2})
3562@itemx (eq @var{arith1} @var{arith2})
3563These tests are true if the indicated comparison of the two arithmetic
3564expressions is true. Arithmetic expressions are formed with
3565@code{plus}, @code{minus}, @code{mult}, @code{div}, @code{mod},
3566@code{abs}, @code{neg}, @code{and}, @code{ior}, @code{xor}, @code{not},
3567@code{ashift}, @code{lshiftrt}, and @code{ashiftrt} expressions.@refill
3568
3569@findex get_attr
3570@code{const_int} and @code{symbol_ref} are always valid terms (@pxref{Insn
3571Lengths},for additional forms). @code{symbol_ref} is a string
3572denoting a C expression that yields an @code{int} when evaluated by the
3573@samp{get_attr_@dots{}} routine. It should normally be a global
3574variable.@refill
3575
3576@findex eq_attr
3577@item (eq_attr @var{name} @var{value})
3578@var{name} is a string specifying the name of an attribute.
3579
3580@var{value} is a string that is either a valid value for attribute
3581@var{name}, a comma-separated list of values, or @samp{!} followed by a
3582value or list. If @var{value} does not begin with a @samp{!}, this
3583test is true if the value of the @var{name} attribute of the current
3584insn is in the list specified by @var{value}. If @var{value} begins
3585with a @samp{!}, this test is true if the attribute's value is
3586@emph{not} in the specified list.
3587
3588For example,
3589
3590@smallexample
3591(eq_attr "type" "load,store")
3592@end smallexample
3593
3594@noindent
3595is equivalent to
3596
3597@smallexample
3598(ior (eq_attr "type" "load") (eq_attr "type" "store"))
3599@end smallexample
3600
3601If @var{name} specifies an attribute of @samp{alternative}, it refers to the
3602value of the compiler variable @code{which_alternative}
3603(@pxref{Output Statement}) and the values must be small integers. For
3604example,@refill
3605
3606@smallexample
3607(eq_attr "alternative" "2,3")
3608@end smallexample
3609
3610@noindent
3611is equivalent to
3612
3613@smallexample
3614(ior (eq (symbol_ref "which_alternative") (const_int 2))
3615 (eq (symbol_ref "which_alternative") (const_int 3)))
3616@end smallexample
3617
3618Note that, for most attributes, an @code{eq_attr} test is simplified in cases
3619where the value of the attribute being tested is known for all insns matching
3620a particular pattern. This is by far the most common case.@refill
3621
3622@findex attr_flag
3623@item (attr_flag @var{name})
3624The value of an @code{attr_flag} expression is true if the flag
3625specified by @var{name} is true for the @code{insn} currently being
3626scheduled.
3627
3628@var{name} is a string specifying one of a fixed set of flags to test.
3629Test the flags @code{forward} and @code{backward} to determine the
3630direction of a conditional branch. Test the flags @code{very_likely},
3631@code{likely}, @code{very_unlikely}, and @code{unlikely} to determine
3632if a conditional branch is expected to be taken.
3633
3634If the @code{very_likely} flag is true, then the @code{likely} flag is also
3635true. Likewise for the @code{very_unlikely} and @code{unlikely} flags.
3636
3637This example describes a conditional branch delay slot which
3638can be nullified for forward branches that are taken (annul-true) or
3639for backward branches which are not taken (annul-false).
3640
3641@smallexample
3642(define_delay (eq_attr "type" "cbranch")
3643 [(eq_attr "in_branch_delay" "true")
3644 (and (eq_attr "in_branch_delay" "true")
3645 (attr_flag "forward"))
3646 (and (eq_attr "in_branch_delay" "true")
3647 (attr_flag "backward"))])
3648@end smallexample
3649
3650The @code{forward} and @code{backward} flags are false if the current
3651@code{insn} being scheduled is not a conditional branch.
3652
3653The @code{very_likely} and @code{likely} flags are true if the
3654@code{insn} being scheduled is not a conditional branch.
3655The @code{very_unlikely} and @code{unlikely} flags are false if the
3656@code{insn} being scheduled is not a conditional branch.
3657
3658@code{attr_flag} is only used during delay slot scheduling and has no
3659meaning to other passes of the compiler.
3660@end table
3661
3662@node Tagging Insns
3663@subsection Assigning Attribute Values to Insns
3664@cindex tagging insns
3665@cindex assigning attribute values to insns
3666
3667The value assigned to an attribute of an insn is primarily determined by
3668which pattern is matched by that insn (or which @code{define_peephole}
3669generated it). Every @code{define_insn} and @code{define_peephole} can
3670have an optional last argument to specify the values of attributes for
3671matching insns. The value of any attribute not specified in a particular
3672insn is set to the default value for that attribute, as specified in its
3673@code{define_attr}. Extensive use of default values for attributes
3674permits the specification of the values for only one or two attributes
3675in the definition of most insn patterns, as seen in the example in the
3676next section.@refill
3677
3678The optional last argument of @code{define_insn} and
3679@code{define_peephole} is a vector of expressions, each of which defines
3680the value for a single attribute. The most general way of assigning an
3681attribute's value is to use a @code{set} expression whose first operand is an
3682@code{attr} expression giving the name of the attribute being set. The
3683second operand of the @code{set} is an attribute expression
3684(@pxref{Expressions}) giving the value of the attribute.@refill
3685
3686When the attribute value depends on the @samp{alternative} attribute
3687(i.e., which is the applicable alternative in the constraint of the
3688insn), the @code{set_attr_alternative} expression can be used. It
3689allows the specification of a vector of attribute expressions, one for
3690each alternative.
3691
3692@findex set_attr
3693When the generality of arbitrary attribute expressions is not required,
3694the simpler @code{set_attr} expression can be used, which allows
3695specifying a string giving either a single attribute value or a list
3696of attribute values, one for each alternative.
3697
3698The form of each of the above specifications is shown below. In each case,
3699@var{name} is a string specifying the attribute to be set.
3700
3701@table @code
3702@item (set_attr @var{name} @var{value-string})
3703@var{value-string} is either a string giving the desired attribute value,
3704or a string containing a comma-separated list giving the values for
3705succeeding alternatives. The number of elements must match the number
3706of alternatives in the constraint of the insn pattern.
3707
3708Note that it may be useful to specify @samp{*} for some alternative, in
3709which case the attribute will assume its default value for insns matching
3710that alternative.
3711
3712@findex set_attr_alternative
3713@item (set_attr_alternative @var{name} [@var{value1} @var{value2} @dots{}])
3714Depending on the alternative of the insn, the value will be one of the
3715specified values. This is a shorthand for using a @code{cond} with
3716tests on the @samp{alternative} attribute.
3717
3718@findex attr
3719@item (set (attr @var{name}) @var{value})
3720The first operand of this @code{set} must be the special RTL expression
3721@code{attr}, whose sole operand is a string giving the name of the
3722attribute being set. @var{value} is the value of the attribute.
3723@end table
3724
3725The following shows three different ways of representing the same
3726attribute value specification:
3727
3728@smallexample
3729(set_attr "type" "load,store,arith")
3730
3731(set_attr_alternative "type"
3732 [(const_string "load") (const_string "store")
3733 (const_string "arith")])
3734
3735(set (attr "type")
3736 (cond [(eq_attr "alternative" "1") (const_string "load")
3737 (eq_attr "alternative" "2") (const_string "store")]
3738 (const_string "arith")))
3739@end smallexample
3740
3741@need 1000
3742@findex define_asm_attributes
3743The @code{define_asm_attributes} expression provides a mechanism to
3744specify the attributes assigned to insns produced from an @code{asm}
3745statement. It has the form:
3746
3747@smallexample
3748(define_asm_attributes [@var{attr-sets}])
3749@end smallexample
3750
3751@noindent
3752where @var{attr-sets} is specified the same as for both the
3753@code{define_insn} and the @code{define_peephole} expressions.
3754
3755These values will typically be the ``worst case'' attribute values. For
3756example, they might indicate that the condition code will be clobbered.
3757
3758A specification for a @code{length} attribute is handled specially. The
3759way to compute the length of an @code{asm} insn is to multiply the
3760length specified in the expression @code{define_asm_attributes} by the
3761number of machine instructions specified in the @code{asm} statement,
3762determined by counting the number of semicolons and newlines in the
3763string. Therefore, the value of the @code{length} attribute specified
3764in a @code{define_asm_attributes} should be the maximum possible length
3765of a single machine instruction.
3766
3767@node Attr Example
3768@subsection Example of Attribute Specifications
3769@cindex attribute specifications example
3770@cindex attribute specifications
3771
3772The judicious use of defaulting is important in the efficient use of
3773insn attributes. Typically, insns are divided into @dfn{types} and an
3774attribute, customarily called @code{type}, is used to represent this
3775value. This attribute is normally used only to define the default value
3776for other attributes. An example will clarify this usage.
3777
3778Assume we have a RISC machine with a condition code and in which only
3779full-word operations are performed in registers. Let us assume that we
3780can divide all insns into loads, stores, (integer) arithmetic
3781operations, floating point operations, and branches.
3782
3783Here we will concern ourselves with determining the effect of an insn on
3784the condition code and will limit ourselves to the following possible
3785effects: The condition code can be set unpredictably (clobbered), not
3786be changed, be set to agree with the results of the operation, or only
3787changed if the item previously set into the condition code has been
3788modified.
3789
3790Here is part of a sample @file{md} file for such a machine:
3791
3792@smallexample
3793(define_attr "type" "load,store,arith,fp,branch" (const_string "arith"))
3794
3795(define_attr "cc" "clobber,unchanged,set,change0"
3796 (cond [(eq_attr "type" "load")
3797 (const_string "change0")
3798 (eq_attr "type" "store,branch")
3799 (const_string "unchanged")
3800 (eq_attr "type" "arith")
3801 (if_then_else (match_operand:SI 0 "" "")
3802 (const_string "set")
3803 (const_string "clobber"))]
3804 (const_string "clobber")))
3805
3806(define_insn ""
3807 [(set (match_operand:SI 0 "general_operand" "=r,r,m")
3808 (match_operand:SI 1 "general_operand" "r,m,r"))]
3809 ""
3810 "@@
3811 move %0,%1
3812 load %0,%1
3813 store %0,%1"
3814 [(set_attr "type" "arith,load,store")])
3815@end smallexample
3816
3817Note that we assume in the above example that arithmetic operations
3818performed on quantities smaller than a machine word clobber the condition
3819code since they will set the condition code to a value corresponding to the
3820full-word result.
3821
3822@node Insn Lengths
3823@subsection Computing the Length of an Insn
3824@cindex insn lengths, computing
3825@cindex computing the length of an insn
3826
3827For many machines, multiple types of branch instructions are provided, each
3828for different length branch displacements. In most cases, the assembler
3829will choose the correct instruction to use. However, when the assembler
3830cannot do so, GCC can when a special attribute, the @samp{length}
3831attribute, is defined. This attribute must be defined to have numeric
3832values by specifying a null string in its @code{define_attr}.
3833
3834In the case of the @samp{length} attribute, two additional forms of
3835arithmetic terms are allowed in test expressions:
3836
3837@table @code
3838@cindex @code{match_dup} and attributes
3839@item (match_dup @var{n})
3840This refers to the address of operand @var{n} of the current insn, which
3841must be a @code{label_ref}.
3842
3843@cindex @code{pc} and attributes
3844@item (pc)
3845This refers to the address of the @emph{current} insn. It might have
3846been more consistent with other usage to make this the address of the
3847@emph{next} insn but this would be confusing because the length of the
3848current insn is to be computed.
3849@end table
3850
3851@cindex @code{addr_vec}, length of
3852@cindex @code{addr_diff_vec}, length of
3853For normal insns, the length will be determined by value of the
3854@samp{length} attribute. In the case of @code{addr_vec} and
3855@code{addr_diff_vec} insn patterns, the length is computed as
3856the number of vectors multiplied by the size of each vector.
3857
3858Lengths are measured in addressable storage units (bytes).
3859
3860The following macros can be used to refine the length computation:
3861
3862@table @code
3863@findex FIRST_INSN_ADDRESS
3864@item FIRST_INSN_ADDRESS
3865When the @code{length} insn attribute is used, this macro specifies the
3866value to be assigned to the address of the first insn in a function. If
3867not specified, 0 is used.
3868
3869@findex ADJUST_INSN_LENGTH
3870@item ADJUST_INSN_LENGTH (@var{insn}, @var{length})
3871If defined, modifies the length assigned to instruction @var{insn} as a
3872function of the context in which it is used. @var{length} is an lvalue
3873that contains the initially computed length of the insn and should be
3874updated with the correct length of the insn. If updating is required,
3875@var{insn} must not be a varying-length insn.
3876
3877This macro will normally not be required. A case in which it is
3878required is the ROMP. On this machine, the size of an @code{addr_vec}
3879insn must be increased by two to compensate for the fact that alignment
3880may be required.
3881@end table
3882
3883@findex get_attr_length
3884The routine that returns @code{get_attr_length} (the value of the
3885@code{length} attribute) can be used by the output routine to
3886determine the form of the branch instruction to be written, as the
3887example below illustrates.
3888
3889As an example of the specification of variable-length branches, consider
3890the IBM 360. If we adopt the convention that a register will be set to
3891the starting address of a function, we can jump to labels within 4k of
3892the start using a four-byte instruction. Otherwise, we need a six-byte
3893sequence to load the address from memory and then branch to it.
3894
3895On such a machine, a pattern for a branch instruction might be specified
3896as follows:
3897
3898@smallexample
3899(define_insn "jump"
3900 [(set (pc)
3901 (label_ref (match_operand 0 "" "")))]
3902 ""
3903 "*
3904@{
3905 return (get_attr_length (insn) == 4
3906 ? \"b %l0\" : \"l r15,=a(%l0); br r15\");
3907@}"
3908 [(set (attr "length") (if_then_else (lt (match_dup 0) (const_int 4096))
3909 (const_int 4)
3910 (const_int 6)))])
3911@end smallexample
3912
3913@node Constant Attributes
3914@subsection Constant Attributes
3915@cindex constant attributes
3916
3917A special form of @code{define_attr}, where the expression for the
3918default value is a @code{const} expression, indicates an attribute that
3919is constant for a given run of the compiler. Constant attributes may be
3920used to specify which variety of processor is used. For example,
3921
3922@smallexample
3923(define_attr "cpu" "m88100,m88110,m88000"
3924 (const
3925 (cond [(symbol_ref "TARGET_88100") (const_string "m88100")
3926 (symbol_ref "TARGET_88110") (const_string "m88110")]
3927 (const_string "m88000"))))
3928
3929(define_attr "memory" "fast,slow"
3930 (const
3931 (if_then_else (symbol_ref "TARGET_FAST_MEM")
3932 (const_string "fast")
3933 (const_string "slow"))))
3934@end smallexample
3935
3936The routine generated for constant attributes has no parameters as it
3937does not depend on any particular insn. RTL expressions used to define
3938the value of a constant attribute may use the @code{symbol_ref} form,
3939but may not use either the @code{match_operand} form or @code{eq_attr}
3940forms involving insn attributes.
3941
3942@node Delay Slots
3943@subsection Delay Slot Scheduling
3944@cindex delay slots, defining
3945
3946The insn attribute mechanism can be used to specify the requirements for
3947delay slots, if any, on a target machine. An instruction is said to
3948require a @dfn{delay slot} if some instructions that are physically
3949after the instruction are executed as if they were located before it.
3950Classic examples are branch and call instructions, which often execute
3951the following instruction before the branch or call is performed.
3952
3953On some machines, conditional branch instructions can optionally
3954@dfn{annul} instructions in the delay slot. This means that the
3955instruction will not be executed for certain branch outcomes. Both
3956instructions that annul if the branch is true and instructions that
3957annul if the branch is false are supported.
3958
3959Delay slot scheduling differs from instruction scheduling in that
3960determining whether an instruction needs a delay slot is dependent only
3961on the type of instruction being generated, not on data flow between the
3962instructions. See the next section for a discussion of data-dependent
3963instruction scheduling.
3964
3965@findex define_delay
3966The requirement of an insn needing one or more delay slots is indicated
3967via the @code{define_delay} expression. It has the following form:
3968
3969@smallexample
3970(define_delay @var{test}
3971 [@var{delay-1} @var{annul-true-1} @var{annul-false-1}
3972 @var{delay-2} @var{annul-true-2} @var{annul-false-2}
3973 @dots{}])
3974@end smallexample
3975
3976@var{test} is an attribute test that indicates whether this
3977@code{define_delay} applies to a particular insn. If so, the number of
3978required delay slots is determined by the length of the vector specified
3979as the second argument. An insn placed in delay slot @var{n} must
3980satisfy attribute test @var{delay-n}. @var{annul-true-n} is an
3981attribute test that specifies which insns may be annulled if the branch
3982is true. Similarly, @var{annul-false-n} specifies which insns in the
3983delay slot may be annulled if the branch is false. If annulling is not
3984supported for that delay slot, @code{(nil)} should be coded.@refill
3985
3986For example, in the common case where branch and call insns require
3987a single delay slot, which may contain any insn other than a branch or
3988call, the following would be placed in the @file{md} file:
3989
3990@smallexample
3991(define_delay (eq_attr "type" "branch,call")
3992 [(eq_attr "type" "!branch,call") (nil) (nil)])
3993@end smallexample
3994
3995Multiple @code{define_delay} expressions may be specified. In this
3996case, each such expression specifies different delay slot requirements
3997and there must be no insn for which tests in two @code{define_delay}
3998expressions are both true.
3999
4000For example, if we have a machine that requires one delay slot for branches
4001but two for calls, no delay slot can contain a branch or call insn,
4002and any valid insn in the delay slot for the branch can be annulled if the
4003branch is true, we might represent this as follows:
4004
4005@smallexample
4006(define_delay (eq_attr "type" "branch")
4007 [(eq_attr "type" "!branch,call")
4008 (eq_attr "type" "!branch,call")
4009 (nil)])
4010
4011(define_delay (eq_attr "type" "call")
4012 [(eq_attr "type" "!branch,call") (nil) (nil)
4013 (eq_attr "type" "!branch,call") (nil) (nil)])
4014@end smallexample
4015@c the above is *still* too long. --mew 4feb93
4016
4017@node Function Units
4018@subsection Specifying Function Units
4019@cindex function units, for scheduling
4020
4021On most RISC machines, there are instructions whose results are not
4022available for a specific number of cycles. Common cases are instructions
4023that load data from memory. On many machines, a pipeline stall will result
4024if the data is referenced too soon after the load instruction.
4025
4026In addition, many newer microprocessors have multiple function units, usually
4027one for integer and one for floating point, and often will incur pipeline
4028stalls when a result that is needed is not yet ready.
4029
4030The descriptions in this section allow the specification of how much
4031time must elapse between the execution of an instruction and the time
4032when its result is used. It also allows specification of when the
4033execution of an instruction will delay execution of similar instructions
4034due to function unit conflicts.
4035
4036For the purposes of the specifications in this section, a machine is
4037divided into @dfn{function units}, each of which execute a specific
4038class of instructions in first-in-first-out order. Function units that
4039accept one instruction each cycle and allow a result to be used in the
4040succeeding instruction (usually via forwarding) need not be specified.
4041Classic RISC microprocessors will normally have a single function unit,
4042which we can call @samp{memory}. The newer ``superscalar'' processors
4043will often have function units for floating point operations, usually at
4044least a floating point adder and multiplier.
4045
4046@findex define_function_unit
4047Each usage of a function units by a class of insns is specified with a
4048@code{define_function_unit} expression, which looks like this:
4049
4050@smallexample
4051(define_function_unit @var{name} @var{multiplicity} @var{simultaneity}
4052 @var{test} @var{ready-delay} @var{issue-delay}
4053 [@var{conflict-list}])
4054@end smallexample
4055
4056@var{name} is a string giving the name of the function unit.
4057
4058@var{multiplicity} is an integer specifying the number of identical
4059units in the processor. If more than one unit is specified, they will
4060be scheduled independently. Only truly independent units should be
4061counted; a pipelined unit should be specified as a single unit. (The
4062only common example of a machine that has multiple function units for a
4063single instruction class that are truly independent and not pipelined
4064are the two multiply and two increment units of the CDC 6600.)
4065
4066@var{simultaneity} specifies the maximum number of insns that can be
4067executing in each instance of the function unit simultaneously or zero
4068if the unit is pipelined and has no limit.
4069
4070All @code{define_function_unit} definitions referring to function unit
4071@var{name} must have the same name and values for @var{multiplicity} and
4072@var{simultaneity}.
4073
4074@var{test} is an attribute test that selects the insns we are describing
4075in this definition. Note that an insn may use more than one function
4076unit and a function unit may be specified in more than one
4077@code{define_function_unit}.
4078
4079@var{ready-delay} is an integer that specifies the number of cycles
4080after which the result of the instruction can be used without
4081introducing any stalls.
4082
4083@var{issue-delay} is an integer that specifies the number of cycles
4084after the instruction matching the @var{test} expression begins using
4085this unit until a subsequent instruction can begin. A cost of @var{N}
4086indicates an @var{N-1} cycle delay. A subsequent instruction may also
4087be delayed if an earlier instruction has a longer @var{ready-delay}
4088value. This blocking effect is computed using the @var{simultaneity},
4089@var{ready-delay}, @var{issue-delay}, and @var{conflict-list} terms.
4090For a normal non-pipelined function unit, @var{simultaneity} is one, the
4091unit is taken to block for the @var{ready-delay} cycles of the executing
4092insn, and smaller values of @var{issue-delay} are ignored.
4093
4094@var{conflict-list} is an optional list giving detailed conflict costs
4095for this unit. If specified, it is a list of condition test expressions
4096to be applied to insns chosen to execute in @var{name} following the
4097particular insn matching @var{test} that is already executing in
4098@var{name}. For each insn in the list, @var{issue-delay} specifies the
4099conflict cost; for insns not in the list, the cost is zero. If not
4100specified, @var{conflict-list} defaults to all instructions that use the
4101function unit.
4102
4103Typical uses of this vector are where a floating point function unit can
4104pipeline either single- or double-precision operations, but not both, or
4105where a memory unit can pipeline loads, but not stores, etc.
4106
4107As an example, consider a classic RISC machine where the result of a
4108load instruction is not available for two cycles (a single ``delay''
4109instruction is required) and where only one load instruction can be executed
4110simultaneously. This would be specified as:
4111
4112@smallexample
4113(define_function_unit "memory" 1 1 (eq_attr "type" "load") 2 0)
4114@end smallexample
4115
4116For the case of a floating point function unit that can pipeline either
4117single or double precision, but not both, the following could be specified:
4118
4119@smallexample
4120(define_function_unit
4121 "fp" 1 0 (eq_attr "type" "sp_fp") 4 4 [(eq_attr "type" "dp_fp")])
4122(define_function_unit
4123 "fp" 1 0 (eq_attr "type" "dp_fp") 4 4 [(eq_attr "type" "sp_fp")])
4124@end smallexample
4125
4126@strong{Note:} The scheduler attempts to avoid function unit conflicts
4127and uses all the specifications in the @code{define_function_unit}
4128expression. It has recently come to our attention that these
4129specifications may not allow modeling of some of the newer
4130``superscalar'' processors that have insns using multiple pipelined
4131units. These insns will cause a potential conflict for the second unit
4132used during their execution and there is no way of representing that
4133conflict. We welcome any examples of how function unit conflicts work
4134in such processors and suggestions for their representation.
4135@end ifset
This page took 0.504918 seconds and 5 git commands to generate.