]> gcc.gnu.org Git - gcc.git/blame - gcc/config/m88k/m88k.h
(RTX_COSTS): Cost of MULT also depends on TARGET_DISABLE_FPREGS.
[gcc.git] / gcc / config / m88k / m88k.h
CommitLineData
79e68feb
RS
1/* Definitions of target machine for GNU compiler.
2 Motorola m88100 in an 88open OCS/BCS environment.
3 Copyright (C) 1988, 1989, 1990, 1991 Free Software Foundation, Inc.
4 Contributed by Michael Tiemann (tiemann@mcc.com)
5 Enhanced by Michael Meissner (meissner@osf.org)
2ff44f10 6 Version 2 port by Tom Wood (Tom_Wood@NeXT.com)
79e68feb
RS
7
8This file is part of GNU CC.
9
10GNU CC is free software; you can redistribute it and/or modify
11it under the terms of the GNU General Public License as published by
12the Free Software Foundation; either version 2, or (at your option)
13any later version.
14
15GNU CC is distributed in the hope that it will be useful,
16but WITHOUT ANY WARRANTY; without even the implied warranty of
17MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
18GNU General Public License for more details.
19
20You should have received a copy of the GNU General Public License
21along with GNU CC; see the file COPYING. If not, write to
22the Free Software Foundation, 675 Mass Ave, Cambridge, MA 02139, USA. */
23
24/* The m88100 port of GNU CC adheres to the various standards from 88open.
25 These documents are available by writing:
26
27 88open Consortium Ltd.
28 100 Homeland Court, Suite 800
29 San Jose, CA 95112
30 (408) 436-6600
31
32 In brief, the current standards are:
33
34 Binary Compatibility Standard, Release 1.1A, May 1991
35 This provides for portability of application-level software at the
36 executable level for AT&T System V Release 3.2.
37
38 Object Compatibility Standard, Release 1.1A, May 1991
39 This provides for portability of application-level software at the
40 object file and library level for C, Fortran, and Cobol, and again,
41 largely for SVR3.
42
43 Under development are standards for AT&T System V Release 4, based on the
44 [generic] System V Application Binary Interface from AT&T. These include:
45
46 System V Application Binary Interface, Motorola 88000 Processor Supplement
47 Another document from AT&T for SVR4 specific to the m88100.
48 Available from Prentice Hall.
49
50 System V Application Binary Interface, Motorola 88000 Processor Supplement,
51 Release 1.1, Draft H, May 6, 1991
52 A proposed update to the AT&T document from 88open.
53
54 System V ABI Implementation Guide for the M88000 Processor,
55 Release 1.0, January 1991
56 A companion ABI document from 88open. */
57
58/* Other m88k*.h files include this one and override certain items.
59 At present, these are m88kv3.h, m88kv4.h, m88kdgux.h, and m88kluna.h.
60 Additionally, m88kv4.h and m88kdgux.h include svr4.h first. All other
61 m88k targets except m88kluna.h are based on svr3.h. */
62
63/* Choose SVR3 as the default. */
64#if !defined(DBX_DEBUGGING_INFO) && !defined(DWARF_DEBUGGING_INFO)
65#include "svr3.h"
66#endif
67\f
68/* External types used. */
69
70/* What instructions are needed to manufacture an integer constant. */
71enum m88k_instruction {
72 m88k_zero,
73 m88k_or,
74 m88k_subu,
75 m88k_or_lo16,
76 m88k_or_lo8,
77 m88k_set,
78 m88k_oru_hi16,
79 m88k_oru_or
80};
81
82/* External variables/functions defined in m88k.c. */
83
84extern char *m88k_pound_sign;
85extern char *m88k_short_data;
1039fa46
TW
86extern char *m88k_version;
87extern char m88k_volatile_code;
79e68feb
RS
88
89extern int m88k_gp_threshold;
90extern int m88k_prologue_done;
91extern int m88k_function_number;
92extern int m88k_fp_offset;
93extern int m88k_stack_size;
94extern int m88k_case_index;
1039fa46 95extern int m88k_version_0300;
79e68feb
RS
96
97extern struct rtx_def *m88k_compare_reg;
98extern struct rtx_def *m88k_compare_op0;
99extern struct rtx_def *m88k_compare_op1;
100
2d6cb879
TW
101extern enum attr_cpu m88k_cpu;
102
b6ecac21 103extern int null_prologue ();
79e68feb
RS
104extern int integer_ok_for_set ();
105extern int m88k_debugger_offset ();
79e68feb
RS
106
107extern void emit_bcnd ();
108extern void expand_block_move ();
79e68feb 109extern void m88k_layout_frame ();
cffed10a
TW
110extern void m88k_expand_prologue ();
111extern void m88k_begin_prologue ();
112extern void m88k_end_prologue ();
113extern void m88k_expand_epilogue ();
114extern void m88k_begin_epilogue ();
115extern void m88k_end_epilogue ();
79e68feb
RS
116extern void output_function_profiler ();
117extern void output_function_block_profiler ();
118extern void output_block_profiler ();
119extern void output_file_start ();
120extern void output_ascii ();
121extern void output_label ();
122extern void print_operand ();
123extern void print_operand_address ();
124
125extern char *output_load_const_int ();
126extern char *output_load_const_float ();
127extern char *output_load_const_double ();
128extern char *output_load_const_dimode ();
129extern char *output_and ();
130extern char *output_ior ();
131extern char *output_xor ();
132extern char *output_call ();
133
134extern struct rtx_def *emit_test ();
135extern struct rtx_def *legitimize_address ();
136extern struct rtx_def *legitimize_operand ();
137extern struct rtx_def *m88k_function_arg ();
138extern struct rtx_def *m88k_builtin_saveregs ();
139
140extern enum m88k_instruction classify_integer ();
141
142/* external variables defined elsewhere in the compiler */
143
144extern int target_flags; /* -m compiler switches */
145extern int frame_pointer_needed; /* current function has a FP */
146extern int current_function_pretend_args_size; /* args size without ... */
147extern int flag_delayed_branch; /* -fdelayed-branch */
148extern int flag_pic; /* -fpic */
149extern char * reg_names[];
150
151/* Specify the default monitors. The meaning of these values can
152 be obtained by doing "grep MONITOR_GCC *m88k*". Generally, the
153 values downward from 0x8000 are tests that will soon go away.
154 values upward from 0x1 are generally useful tests that will remain. */
155
156#ifndef MONITOR_GCC
157#define MONITOR_GCC 0
158#endif
159\f
160/*** Controlling the Compilation Driver, `gcc' ***/
161
162/* Some machines may desire to change what optimizations are performed for
163 various optimization levels. This macro, if defined, is executed once
164 just after the optimization level is determined and before the remainder
165 of the command options have been parsed. Values set in this macro are
166 used as the default values for the other command line options.
167
168 LEVEL is the optimization level specified; 2 if -O2 is specified,
169 1 if -O is specified, and 0 if neither is specified. */
170
171/* This macro used to store 0 in flag_signed_bitfields.
172 Not only is that misuse of this macro; the whole idea is wrong.
173
174 The GNU C dialect makes bitfields signed by default,
175 regardless of machine type. Making any machine inconsistent in this
176 regard is bad for portability.
177
178 I chose to make bitfields signed by default because this is consistent
179 with the way ordinary variables are handled: `int' equals `signed int'.
180 If there is a good reason to prefer making bitfields unsigned by default,
181 it cannot have anything to do with the choice of machine.
182 If the reason is good enough, we should change the convention for all machines.
183
184 -- rms, 20 July 1991. */
185
186#define OPTIMIZATION_OPTIONS(LEVEL) \
187 do { \
188 if (LEVEL) \
189 { \
190 flag_omit_frame_pointer = 1; \
191 } \
192 } while (0)
193
76d41788
TW
194/* If -m88100 is in effect, add -D__m88100__; similarly for -m88110.
195 Here, the CPU_DEFAULT is assumed to be -m88100. */
196#undef CPP_SPEC
197#define CPP_SPEC "%{!m88000:%{!m88100:%{m88110:-D__m88110__}}} \
198 %{!m88000:%{!m88110:-D__m88100__}}"
199
79e68feb
RS
200/* LIB_SPEC, LINK_SPEC, and STARTFILE_SPEC defined in svr3.h.
201 ASM_SPEC, ASM_FINAL_SPEC, LIB_SPEC, LINK_SPEC, and STARTFILE_SPEC redefined
202 in svr4.h.
203 CPP_SPEC, ASM_SPEC, ASM_FINAL_SPEC, LIB_SPEC, LINK_SPEC, and
204 STARTFILE_SPEC redefined in m88kdgux.h. */
205\f
206/*** Run-time Target Specification ***/
207
208/* Names to predefine in the preprocessor for this target machine.
209 Redefined in m88kv3.h, m88kv4.h, m88kdgux.h, and m88kluna.h. */
210#define CPP_PREDEFINES "-Dm88000 -Dm88k -Dunix -D__CLASSIFY_TYPE__=2"
211
212#define TARGET_VERSION fprintf (stderr, " (%s%s)", \
213 VERSION_INFO1, VERSION_INFO2)
214
215/* Print subsidiary information on the compiler version in use.
216 Redefined in m88kv4.h, and m88kluna.h. */
217#define VERSION_INFO1 "88open OCS/BCS, "
2ff44f10 218#define VERSION_INFO2 "12/16/92"
79e68feb 219#define VERSION_STRING version_string
2ff44f10 220#define TM_SCCS_ID "@(#)m88k.h 2.3.3.2 12/16/92 08:26:09"
79e68feb
RS
221
222/* Run-time compilation parameters selecting different hardware subsets. */
223
224/* Macro to define tables used to set the flags.
225 This is a list in braces of pairs in braces,
226 each pair being { "NAME", VALUE }
227 where VALUE is the bits to set or minus the bits to clear.
228 An empty string NAME is used to identify the default VALUE. */
229
230#define MASK_88100 0x00000001 /* Target m88100 */
231#define MASK_88110 0x00000002 /* Target m88110 */
232#define MASK_OCS_DEBUG_INFO 0x00000004 /* Emit .tdesc info */
233#define MASK_OCS_FRAME_POSITION 0x00000008 /* Debug frame = CFA, not r30 */
234#define MASK_SVR4 0x00000010 /* Target is AT&T System V.4 */
79e68feb
RS
235#define MASK_NO_UNDERSCORES 0x00000040 /* Don't emit a leading `_' */
236#define MASK_BIG_PIC 0x00000080 /* PIC with large got-rel's -fPIC */
237#define MASK_TRAP_LARGE_SHIFT 0x00000100 /* Trap if shift not <= 31 */
238#define MASK_HANDLE_LARGE_SHIFT 0x00000200 /* Handle shift count >= 32 */
239#define MASK_CHECK_ZERO_DIV 0x00000400 /* Check for int div. by 0 */
240#define MASK_USE_DIV 0x00000800 /* No signed div. checks */
241#define MASK_IDENTIFY_REVISION 0x00001000 /* Emit ident, with GCC rev */
242#define MASK_WARN_PASS_STRUCT 0x00002000 /* Warn about passed structs */
243#define MASK_OPTIMIZE_ARG_AREA 0x00004000 /* Save stack space */
1039fa46
TW
244#define MASK_SERIALIZE_VOLATILE 0x00008000 /* Serialize volatile refs */
245#define MASK_NO_SERIALIZE_VOLATILE 0x00010000 /* Don't serialize */
79e68feb
RS
246
247#define MASK_88000 (MASK_88100 | MASK_88110)
248#define MASK_EITHER_LARGE_SHIFT (MASK_TRAP_LARGE_SHIFT | \
249 MASK_HANDLE_LARGE_SHIFT)
1039fa46 250#define MASK_SERIALIZE (MASK_SERIALIZE_VOLATILE | MASK_NO_SERIALIZE_VOLATILE)
79e68feb
RS
251
252#define TARGET_88100 ((target_flags & MASK_88000) == MASK_88100)
253#define TARGET_88110 ((target_flags & MASK_88000) == MASK_88110)
254#define TARGET_88000 ((target_flags & MASK_88000) == MASK_88000)
255
256#define TARGET_OCS_DEBUG_INFO (target_flags & MASK_OCS_DEBUG_INFO)
257#define TARGET_OCS_FRAME_POSITION (target_flags & MASK_OCS_FRAME_POSITION)
258#define TARGET_SVR4 (target_flags & MASK_SVR4)
79e68feb
RS
259#define TARGET_NO_UNDERSCORES (target_flags & MASK_NO_UNDERSCORES)
260#define TARGET_BIG_PIC (target_flags & MASK_BIG_PIC)
261#define TARGET_TRAP_LARGE_SHIFT (target_flags & MASK_TRAP_LARGE_SHIFT)
262#define TARGET_HANDLE_LARGE_SHIFT (target_flags & MASK_HANDLE_LARGE_SHIFT)
263#define TARGET_CHECK_ZERO_DIV (target_flags & MASK_CHECK_ZERO_DIV)
264#define TARGET_USE_DIV (target_flags & MASK_USE_DIV)
265#define TARGET_IDENTIFY_REVISION (target_flags & MASK_IDENTIFY_REVISION)
266#define TARGET_WARN_PASS_STRUCT (target_flags & MASK_WARN_PASS_STRUCT)
267#define TARGET_OPTIMIZE_ARG_AREA (target_flags & MASK_OPTIMIZE_ARG_AREA)
1039fa46 268#define TARGET_SERIALIZE_VOLATILE (target_flags & MASK_SERIALIZE_VOLATILE)
79e68feb
RS
269
270#define TARGET_EITHER_LARGE_SHIFT (target_flags & MASK_EITHER_LARGE_SHIFT)
271
272/* Redefined in m88kv3.h,m88kv4.h, and m88kdgux.h. */
273#define TARGET_DEFAULT (MASK_CHECK_ZERO_DIV)
274#define CPU_DEFAULT MASK_88100
275
276#define TARGET_SWITCHES \
277 { \
278 { "88110", MASK_88110 }, \
279 { "88100", MASK_88100 }, \
280 { "88000", MASK_88000 }, \
281 { "ocs-debug-info", MASK_OCS_DEBUG_INFO }, \
282 { "no-ocs-debug-info", -MASK_OCS_DEBUG_INFO }, \
283 { "ocs-frame-position", MASK_OCS_FRAME_POSITION }, \
284 { "no-ocs-frame-position", -MASK_OCS_FRAME_POSITION }, \
285 { "svr4", MASK_SVR4 }, \
286 { "svr3", -MASK_SVR4 }, \
79e68feb
RS
287 { "no-underscores", MASK_NO_UNDERSCORES }, \
288 { "big-pic", MASK_BIG_PIC }, \
289 { "trap-large-shift", MASK_TRAP_LARGE_SHIFT }, \
290 { "handle-large-shift", MASK_HANDLE_LARGE_SHIFT }, \
291 { "check-zero-division", MASK_CHECK_ZERO_DIV }, \
292 { "no-check-zero-division", -MASK_CHECK_ZERO_DIV }, \
293 { "use-div-instruction", MASK_USE_DIV }, \
294 { "identify-revision", MASK_IDENTIFY_REVISION }, \
295 { "warn-passed-structs", MASK_WARN_PASS_STRUCT }, \
296 { "optimize-arg-area", MASK_OPTIMIZE_ARG_AREA }, \
297 { "no-optimize-arg-area", -MASK_OPTIMIZE_ARG_AREA }, \
1039fa46
TW
298 { "serialize-volatile", MASK_SERIALIZE_VOLATILE }, \
299 { "no-serialize-volatile", MASK_NO_SERIALIZE_VOLATILE }, \
79e68feb
RS
300 SUBTARGET_SWITCHES \
301 /* Default switches */ \
302 { "", TARGET_DEFAULT }, \
303 }
304
305/* Redefined in m88kdgux.h. */
306#define SUBTARGET_SWITCHES
307
308/* Macro to define table for command options with values. */
309
1039fa46
TW
310#define TARGET_OPTIONS { { "short-data-", &m88k_short_data }, \
311 { "version-", &m88k_version } }
79e68feb
RS
312
313/* Do any checking or such that is needed after processing the -m switches. */
314
315#define OVERRIDE_OPTIONS \
316 do { \
317 register int i; \
318 \
319 if ((target_flags & MASK_88000) == 0) \
320 target_flags |= CPU_DEFAULT; \
321 \
2d6cb879
TW
322 m88k_cpu = (TARGET_88000 ? CPU_M88000 \
323 : (TARGET_88100 ? CPU_M88100 : CPU_M88110)); \
324 \
1039fa46
TW
325 if (! TARGET_88100 && (target_flags & MASK_SERIALIZE) == 0) \
326 target_flags |= MASK_SERIALIZE_VOLATILE; \
327 \
328 if ((target_flags & MASK_NO_SERIALIZE_VOLATILE) != 0) \
329 target_flags &= ~MASK_SERIALIZE_VOLATILE; \
330 \
79e68feb
RS
331 if (TARGET_BIG_PIC) \
332 flag_pic = 2; \
333 \
334 if ((target_flags & MASK_EITHER_LARGE_SHIFT) == MASK_EITHER_LARGE_SHIFT) \
335 error ("-mtrap-large-shift and -mhandle-large-shift are incompatible");\
336 \
1039fa46
TW
337 m88k_version_0300 = (m88k_version != 0 \
338 && strcmp (m88k_version, "03.00") >= 0); \
339 \
79e68feb
RS
340 if (VERSION_0300_SYNTAX) \
341 { \
342 for (i = 0; i < FIRST_PSEUDO_REGISTER; i++) \
343 reg_names[i]--; \
344 m88k_pound_sign = "#"; \
1039fa46 345 if (m88k_version == 0) \
2ff44f10 346 m88k_version = VERSION_0400_SYNTAX ? "04.00" : "03.00"; \
1039fa46
TW
347 else if (strcmp (m88k_version, "03.00") < 0) \
348 error ("Specified assembler version (%s) is less that 03.00", \
349 m88k_version); \
79e68feb
RS
350 } \
351 \
1039fa46
TW
352 m88k_version_0300 = (m88k_version != 0 \
353 && strcmp (m88k_version, "03.00") >= 0); \
354 \
79e68feb
RS
355 if (m88k_short_data) \
356 { \
357 char *p = m88k_short_data; \
358 while (*p) \
359 if (*p >= '0' && *p <= '9') \
360 p++; \
361 else \
362 { \
363 error ("Invalid option `-mshort-data-%s'", m88k_short_data); \
364 break; \
365 } \
366 m88k_gp_threshold = atoi (m88k_short_data); \
367 if (flag_pic) \
368 error ("-mshort-data-%s and PIC are incompatible", m88k_short_data); \
369 } \
370 } while (0)
371\f
372/*** Storage Layout ***/
373
374/* Sizes in bits of the various types. */
375#define CHAR_TYPE_SIZE 8
376#define SHORT_TYPE_SIZE 16
377#define INT_TYPE_SIZE 32
378#define LONG_TYPE_SIZE 32
379#define LONG_LONG_TYPE_SIZE 64
380#define FLOAT_TYPE_SIZE 32
381#define DOUBLE_TYPE_SIZE 64
382#define LONG_DOUBLE_TYPE_SIZE 64
383
384/* Define this if most significant bit is lowest numbered
385 in instructions that operate on numbered bit-fields.
386 Somewhat arbitrary. It matches the bit field patterns. */
387#define BITS_BIG_ENDIAN 1
388
389/* Define this if most significant byte of a word is the lowest numbered.
390 That is true on the m88000. */
391#define BYTES_BIG_ENDIAN 1
392
393/* Define this if most significant word of a multiword number is the lowest
394 numbered.
395 For the m88000 we can decide arbitrarily since there are no machine
396 instructions for them. */
397#define WORDS_BIG_ENDIAN 1
398
de857550 399/* Number of bits in an addressable storage unit */
79e68feb
RS
400#define BITS_PER_UNIT 8
401
402/* Width in bits of a "word", which is the contents of a machine register.
403 Note that this is not necessarily the width of data type `int';
404 if using 16-bit ints on a 68000, this would still be 32.
405 But on a machine with 16-bit registers, this would be 16. */
406#define BITS_PER_WORD 32
407
408/* Width of a word, in units (bytes). */
409#define UNITS_PER_WORD 4
410
411/* Width in bits of a pointer.
412 See also the macro `Pmode' defined below. */
413#define POINTER_SIZE 32
414
415/* Allocation boundary (in *bits*) for storing arguments in argument list. */
416#define PARM_BOUNDARY 32
417
418/* Largest alignment for stack parameters (if greater than PARM_BOUNDARY). */
419#define MAX_PARM_BOUNDARY 64
420
421/* Boundary (in *bits*) on which stack pointer should be aligned. */
422#define STACK_BOUNDARY 128
423
7ddb6885
TW
424/* Allocation boundary (in *bits*) for the code of a function. On the
425 m88100, it is desirable to align to a cache line. However, SVR3 targets
426 only provided 8 byte alignment. The m88110 cache is small, so align
427 to an 8 byte boundary. Pack code tightly when compiling crtstuff.c. */
428#define FUNCTION_BOUNDARY (flag_inhibit_size_directive ? 32 : \
429 (TARGET_88100 && TARGET_SVR4 ? 128 : 64))
79e68feb
RS
430
431/* No data type wants to be aligned rounder than this. */
432#define BIGGEST_ALIGNMENT 64
433
2c39ec40
TW
434/* The best alignment to use in cases where we have a choice. */
435#define FASTEST_ALIGNMENT (TARGET_88100 ? 32 : 64)
436
437/* Make strings 4/8 byte aligned so strcpy from constants will be faster. */
79e68feb 438#define CONSTANT_ALIGNMENT(EXP, ALIGN) \
2c39ec40
TW
439 ((TREE_CODE (EXP) == STRING_CST \
440 && (ALIGN) < FASTEST_ALIGNMENT) \
441 ? FASTEST_ALIGNMENT : (ALIGN))
79e68feb 442
2c39ec40 443/* Make arrays of chars 4/8 byte aligned for the same reasons. */
79e68feb
RS
444#define DATA_ALIGNMENT(TYPE, ALIGN) \
445 (TREE_CODE (TYPE) == ARRAY_TYPE \
446 && TYPE_MODE (TREE_TYPE (TYPE)) == QImode \
2c39ec40 447 && (ALIGN) < FASTEST_ALIGNMENT ? FASTEST_ALIGNMENT : (ALIGN))
79e68feb
RS
448
449/* Alignment of field after `int : 0' in a structure.
450 Ignored with PCC_BITFIELD_TYPE_MATTERS. */
451/* #define EMPTY_FIELD_BOUNDARY 8 */
452
453/* Every structure's size must be a multiple of this. */
454#define STRUCTURE_SIZE_BOUNDARY 8
455
de857550 456/* Set this nonzero if move instructions will actually fail to work
79e68feb 457 when given unaligned data. */
de857550 458#define STRICT_ALIGNMENT 1
79e68feb
RS
459
460/* A bitfield declared as `int' forces `int' alignment for the struct. */
461#define PCC_BITFIELD_TYPE_MATTERS 1
462
463/* Maximum size (in bits) to use for the largest integral type that
464 replaces a BLKmode type. */
465/* #define MAX_FIXED_MODE_SIZE 0 */
466
dfa69feb
TW
467/* Check a `double' value for validity for a particular machine mode.
468 This is defined to avoid crashes outputting certain constants.
469 Since we output the number in hex, the assembler won't choke on it. */
470/* #define CHECK_FLOAT_VALUE(MODE,VALUE) */
79e68feb
RS
471
472/* A code distinguishing the floating point format of the target machine. */
473/* #define TARGET_FLOAT_FORMAT IEEE_FLOAT_FORMAT */
474\f
475/*** Register Usage ***/
476
477/* Number of actual hardware registers.
478 The hardware registers are assigned numbers for the compiler
479 from 0 to just below FIRST_PSEUDO_REGISTER.
480 All registers that the compiler knows about must be given numbers,
481 even those that are not normally considered general registers.
482
a9c3f03a
TW
483 The m88100 has a General Register File (GRF) of 32 32-bit registers.
484 The m88110 adds an Extended Register File (XRF) of 32 80-bit registers. */
485#define FIRST_PSEUDO_REGISTER 64
486#define FIRST_EXTENDED_REGISTER 32
487
488/* General notes on extended registers, their use and misuse.
489
490 Possible good uses:
491
492 spill area instead of memory.
493 -waste if only used once
494
2296cba3 495 floating point calculations
a9c3f03a
TW
496 -probably a waste unless we have run out of general purpose registers
497
498 freeing up general purpose registers
499 -e.g. may be able to have more loop invariants if floating
500 point is moved into extended registers.
501
502
503 I've noticed wasteful moves into and out of extended registers; e.g. a load
504 into x21, then inside a loop a move into r24, then r24 used as input to
505 an fadd. Why not just load into r24 to begin with? Maybe the new cse.c
506 will address this. This wastes a move, but the load,store and move could
507 have been saved had extended registers been used throughout.
508 E.g. in the code following code, if z and xz are placed in extended
509 registers, there is no need to save preserve registers.
510
511 long c=1,d=1,e=1,f=1,g=1,h=1,i=1,j=1,k;
512
513 double z=0,xz=4.5;
514
515 foo(a,b)
516 long a,b;
517 {
518 while (a < b)
519 {
520 k = b + c + d + e + f + g + h + a + i + j++;
521 z += xz;
522 a++;
523 }
524 printf("k= %d; z=%f;\n", k, z);
525 }
526
527 I've found that it is possible to change the constraints (putting * before
528 the 'r' constraints int the fadd.ddd instruction) and get the entire
529 addition and store to go into extended registers. However, this also
530 forces simple addition and return of floating point arguments to a
531 function into extended registers. Not the correct solution.
532
533 Found the following note in local-alloc.c which may explain why I can't
534 get both registers to be in extended registers since two are allocated in
535 local-alloc and one in global-alloc. Doesn't explain (I don't believe)
536 why an extended register is used instead of just using the preserve
537 register.
538
539 from local-alloc.c:
540 We have provision to exempt registers, even when they are contained
541 within the block, that can be tied to others that are not contained in it.
542 This is so that global_alloc could process them both and tie them then.
543 But this is currently disabled since tying in global_alloc is not
544 yet implemented.
545
2296cba3
RS
546 The explanation of why the preserved register is not used is as follows,
547 I believe. The registers are being allocated in order. Tying is not
a9c3f03a
TW
548 done so efficiently, so when it comes time to do the first allocation,
549 there are no registers left to use without spilling except extended
550 registers. Then when the next pseudo register needs a hard reg, there
551 are still no registers to be had for free, but this one must be a GRF
552 reg instead of an extended reg, so a preserve register is spilled. Thus
553 the move from extended to GRF is necessitated. I do not believe this can
554 be 'fixed' through the config/*m88k* files.
555
556 gcc seems to sometimes make worse use of register allocation -- not counting
557 moves -- whenever extended registers are present. For example in the
558 whetstone, the simple for loop (slightly modified)
559 for(i = 1; i <= n1; i++)
560 {
561 x1 = (x1 + x2 + x3 - x4) * t;
562 x2 = (x1 + x2 - x3 + x4) * t;
563 x3 = (x1 - x2 + x3 + x4) * t;
564 x4 = (x1 + x2 + x3 + x4) * t;
565 }
566 in general loads the high bits of the addresses of x2-x4 and i into registers
567 outside the loop. Whenever extended registers are used, it loads all of
568 these inside the loop. My conjecture is that since the 88110 has so many
569 registers, and gcc makes no distinction at this point -- just that they are
570 not fixed, that in loop.c it believes it can expect a number of registers
571 to be available. Then it allocates 'too many' in local-alloc which causes
572 problems later. 'Too many' are allocated because a large portion of the
573 registers are extended registers and cannot be used for certain purposes
574 ( e.g. hold the address of a variable). When this loop is compiled on its
575 own, the problem does not occur. I don't know the solution yet, though it
576 is probably in the base sources. Possibly a different way to calculate
577 "threshold". */
578
579/* 1 for registers that have pervasive standard uses and are not available
580 for the register allocator. Registers r14-r25 and x22-x29 are expected
581 to be preserved across function calls.
582
583 On the 88000, the standard uses of the General Register File (GRF) are:
79e68feb
RS
584 Reg 0 = Pseudo argument pointer (hardware fixed to 0).
585 Reg 1 = Subroutine return pointer (hardware).
586 Reg 2-9 = Parameter registers (OCS).
587 Reg 10 = OCS reserved temporary.
588 Reg 11 = Static link if needed [OCS reserved temporary].
589 Reg 12 = Address of structure return (OCS).
590 Reg 13 = OCS reserved temporary.
591 Reg 14-25 = Preserved register set.
592 Reg 26-29 = Reserved by OCS and ABI.
593 Reg 30 = Frame pointer (Common use).
a9c3f03a
TW
594 Reg 31 = Stack pointer.
595
596 The following follows the current 88open UCS specification for the
597 Extended Register File (XRF):
598 Reg 32 = x0 Always equal to zero
2296cba3 599 Reg 33-53 = x1-x21 Temporary registers (Caller Save)
a9c3f03a
TW
600 Reg 54-61 = x22-x29 Preserver registers (Callee Save)
601 Reg 62-63 = x30-x31 Reserved for future ABI use.
602
603 Note: The current 88110 extended register mapping is subject to change.
604 The bias towards caller-save registers is based on the
605 presumption that memory traffic can potentially be reduced by
606 allowing the "caller" to save only that part of the register
607 which is actually being used. (i.e. don't do a st.x if a st.d
608 is sufficient). Also, in scientific code (a.k.a. Fortran), the
609 large number of variables defined in common blocks may require
610 that almost all registers be saved across calls anyway. */
79e68feb
RS
611
612#define FIXED_REGISTERS \
dfa69feb 613 {1, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, \
a9c3f03a
TW
614 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 1, 1, 1, 1, 1, 1, \
615 1, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, \
616 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 1, 1}
79e68feb
RS
617
618/* 1 for registers not available across function calls.
619 These must include the FIXED_REGISTERS and also any
620 registers that can be used without being saved.
621 The latter must include the registers where values are returned
622 and the register where structure-value addresses are passed.
623 Aside from that, you can include as many other registers as you like. */
624
625#define CALL_USED_REGISTERS \
626 {1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 0, 0, \
a9c3f03a
TW
627 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 1, 1, 1, 1, 1, 1, \
628 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, \
629 1, 1, 1, 1, 1, 1, 0, 0, 0, 0, 0, 0, 0, 0, 1, 1}
79e68feb
RS
630
631/* Macro to conditionally modify fixed_regs/call_used_regs. */
632#define CONDITIONAL_REGISTER_USAGE \
633 { \
a9c3f03a
TW
634 if (! TARGET_88110) \
635 { \
636 register int i; \
637 for (i = FIRST_EXTENDED_REGISTER; i < FIRST_PSEUDO_REGISTER; i++) \
638 { \
639 fixed_regs[i] = 1; \
640 call_used_regs[i] = 1; \
641 } \
642 } \
79e68feb 643 if (flag_pic) \
a9c3f03a
TW
644 { \
645 /* Current hack to deal with -fpic -O2 problems. */ \
646 fixed_regs[PIC_OFFSET_TABLE_REGNUM] = 1; \
647 call_used_regs[PIC_OFFSET_TABLE_REGNUM] = 1; \
648 global_regs[PIC_OFFSET_TABLE_REGNUM] = 1; \
649 } \
79e68feb
RS
650 }
651
652/* These interfaces that don't apply to the m88000. */
653/* OVERLAPPING_REGNO_P(REGNO) 0 */
654/* INSN_CLOBBERS_REGNO_P(INSN, REGNO) 0 */
655/* PRESERVE_DEATH_INFO_REGNO_P(REGNO) 0 */
656
903a8914
JH
657/* True if register is an extended register. */
658#define XRF_REGNO_P(N) ((N) < FIRST_PSEUDO_REGISTER && (N) >= FIRST_EXTENDED_REGISTER)
659
79e68feb
RS
660/* Return number of consecutive hard regs needed starting at reg REGNO
661 to hold something of mode MODE.
662 This is ordinarily the length in words of a value of mode MODE
663 but can be less for certain modes in special long registers.
664
a9c3f03a
TW
665 On the m88000, GRF registers hold 32-bits and XRF registers hold 80-bits.
666 An XRF register can hold any mode, but two GRF registers are required
667 for larger modes. */
668#define HARD_REGNO_NREGS(REGNO, MODE) \
669 ((REGNO < FIRST_PSEUDO_REGISTER && REGNO >= FIRST_EXTENDED_REGISTER) \
670 ? 1 : ((GET_MODE_SIZE (MODE) + UNITS_PER_WORD - 1) / UNITS_PER_WORD))
79e68feb
RS
671
672/* Value is 1 if hard register REGNO can hold a value of machine-mode MODE.
673
674 For double integers, we never put the value into an odd register so that
675 the operators don't run into the situation where the high part of one of
a9c3f03a
TW
676 the inputs is the low part of the result register. (It's ok if the output
677 registers are the same as the input registers.) The XRF registers can
678 hold all modes, but only DF and SF modes can be manipulated in these
679 registers. The compiler should be allowed to use these as a fast spill
680 area. */
681#define HARD_REGNO_MODE_OK(REGNO, MODE) \
682 ((REGNO < FIRST_PSEUDO_REGISTER && REGNO >= FIRST_EXTENDED_REGISTER) \
683 ? TARGET_88110 \
684 : (((MODE) != DImode && (MODE) != DFmode && (MODE) != DCmode) \
685 || ((REGNO) & 1) == 0))
79e68feb
RS
686
687/* Value is 1 if it is a good idea to tie two pseudo registers
688 when one has mode MODE1 and one has mode MODE2.
689 If HARD_REGNO_MODE_OK could produce different values for MODE1 and MODE2,
690 for any hard reg, then this must be 0 for correct output. */
691#define MODES_TIEABLE_P(MODE1, MODE2) \
692 (((MODE1) == DFmode || (MODE1) == DCmode || (MODE1) == DImode) \
693 == ((MODE2) == DFmode || (MODE2) == DCmode || (MODE2) == DImode))
694
695/* Specify the registers used for certain standard purposes.
696 The values of these macros are register numbers. */
697
698/* the m88000 pc isn't overloaded on a register that the compiler knows about. */
699/* #define PC_REGNUM */
700
701/* Register to use for pushing function arguments. */
702#define STACK_POINTER_REGNUM 31
703
704/* Base register for access to local variables of the function. */
705#define FRAME_POINTER_REGNUM 30
706
707/* Base register for access to arguments of the function. */
708#define ARG_POINTER_REGNUM 0
709
710/* Register used in cases where a temporary is known to be safe to use. */
711#define TEMP_REGNUM 10
712
713/* Register in which static-chain is passed to a function. */
714#define STATIC_CHAIN_REGNUM 11
715
716/* Register in which address to store a structure value
717 is passed to a function. */
718#define STRUCT_VALUE_REGNUM 12
719
720/* Register to hold the addressing base for position independent
721 code access to data items. */
722#define PIC_OFFSET_TABLE_REGNUM 25
723
724/* Order in which registers are preferred (most to least). Use temp
725 registers, then param registers top down. Preserve registers are
726 top down to maximize use of double memory ops for register save.
a9c3f03a
TW
727 The 88open reserved registers (r26-r29 and x30-x31) may commonly be used
728 in most environments with the -fcall-used- or -fcall-saved- options. */
729#define REG_ALLOC_ORDER \
730 { \
731 13, 12, 11, 10, 29, 28, 27, 26, \
dfa69feb
TW
732 62, 63, 9, 8, 7, 6, 5, 4, \
733 3, 2, 1, 53, 52, 51, 50, 49, \
a9c3f03a
TW
734 48, 47, 46, 45, 44, 43, 42, 41, \
735 40, 39, 38, 37, 36, 35, 34, 33, \
736 25, 24, 23, 22, 21, 20, 19, 18, \
737 17, 16, 15, 14, 61, 60, 59, 58, \
738 57, 56, 55, 54, 30, 31, 0, 32}
dfa69feb
TW
739
740/* Order for leaf functions. */
741#define REG_LEAF_ALLOC_ORDER \
742 { \
743 9, 8, 7, 6, 13, 12, 11, 10, \
744 29, 28, 27, 26, 62, 63, 5, 4, \
745 3, 2, 0, 53, 52, 51, 50, 49, \
746 48, 47, 46, 45, 44, 43, 42, 41, \
747 40, 39, 38, 37, 36, 35, 34, 33, \
748 25, 24, 23, 22, 21, 20, 19, 18, \
749 17, 16, 15, 14, 61, 60, 59, 58, \
750 57, 56, 55, 54, 30, 31, 1, 32}
751
752/* Switch between the leaf and non-leaf orderings. The purpose is to avoid
753 write-over scoreboard delays between caller and callee. */
754#define ORDER_REGS_FOR_LOCAL_ALLOC \
755{ \
756 static int leaf[] = REG_LEAF_ALLOC_ORDER; \
757 static int nonleaf[] = REG_ALLOC_ORDER; \
758 \
759 bcopy (regs_ever_live[1] ? nonleaf : leaf, reg_alloc_order, \
760 FIRST_PSEUDO_REGISTER * sizeof (int)); \
761}
79e68feb
RS
762\f
763/*** Register Classes ***/
764
765/* Define the classes of registers for register constraints in the
766 machine description. Also define ranges of constants.
767
768 One of the classes must always be named ALL_REGS and include all hard regs.
769 If there is more than one class, another class must be named NO_REGS
770 and contain no registers.
771
772 The name GENERAL_REGS must be the name of a class (or an alias for
773 another name such as ALL_REGS). This is the class of registers
774 that is allowed by "g" or "r" in a register constraint.
775 Also, registers outside this class are allocated only when
776 instructions express preferences for them.
777
778 The classes must be numbered in nondecreasing order; that is,
779 a larger-numbered class must never be contained completely
780 in a smaller-numbered class.
781
782 For any two classes, it is very desirable that there be another
783 class that represents their union. */
784
a9c3f03a 785/* The m88000 hardware has two kinds of registers. In addition, we denote
79e68feb
RS
786 the arg pointer as a separate class. */
787
a9c3f03a
TW
788enum reg_class { NO_REGS, AP_REG, XRF_REGS, GENERAL_REGS, AGRF_REGS,
789 XGRF_REGS, ALL_REGS, LIM_REG_CLASSES };
79e68feb
RS
790
791#define N_REG_CLASSES (int) LIM_REG_CLASSES
792
793/* Give names of register classes as strings for dump file. */
a9c3f03a
TW
794#define REG_CLASS_NAMES {"NO_REGS", "AP_REG", "XRF_REGS", "GENERAL_REGS", \
795 "AGRF_REGS", "XGRF_REGS", "ALL_REGS" }
79e68feb
RS
796
797/* Define which registers fit in which classes.
798 This is an initializer for a vector of HARD_REG_SET
799 of length N_REG_CLASSES. */
a9c3f03a
TW
800#define REG_CLASS_CONTENTS {{0x00000000, 0x00000000}, \
801 {0x00000001, 0x00000000}, \
802 {0x00000000, 0xffffffff}, \
803 {0xfffffffe, 0x00000000}, \
804 {0xffffffff, 0x00000000}, \
805 {0xfffffffe, 0xffffffff}, \
806 {0xffffffff, 0xffffffff}}
79e68feb
RS
807
808/* The same information, inverted:
809 Return the class number of the smallest class containing
810 reg number REGNO. This could be a conditional expression
811 or could index an array. */
a9c3f03a
TW
812#define REGNO_REG_CLASS(REGNO) \
813 ((REGNO) ? ((REGNO < 32) ? GENERAL_REGS : XRF_REGS) : AP_REG)
79e68feb
RS
814
815/* The class value for index registers, and the one for base regs. */
a9c3f03a 816#define BASE_REG_CLASS AGRF_REGS
79e68feb
RS
817#define INDEX_REG_CLASS GENERAL_REGS
818
a9c3f03a
TW
819/* Get reg_class from a letter such as appears in the machine description.
820 For the 88000, the following class/letter is defined for the XRF:
821 x - Extended register file */
822#define REG_CLASS_FROM_LETTER(C) \
823 (((C) == 'x') ? XRF_REGS : NO_REGS)
79e68feb
RS
824
825/* Macros to check register numbers against specific register classes.
826 These assume that REGNO is a hard or pseudo reg number.
827 They give nonzero only if REGNO is a hard reg of the suitable class
828 or a pseudo reg currently allocated to a suitable hard reg.
829 Since they use reg_renumber, they are safe only once reg_renumber
830 has been allocated, which happens in local-alloc.c. */
a9c3f03a
TW
831#define REGNO_OK_FOR_BASE_P(REGNO) \
832 ((REGNO) < FIRST_EXTENDED_REGISTER \
833 || (unsigned) reg_renumber[REGNO] < FIRST_EXTENDED_REGISTER)
834#define REGNO_OK_FOR_INDEX_P(REGNO) \
835 (((REGNO) && (REGNO) < FIRST_EXTENDED_REGISTER) \
836 || (unsigned) reg_renumber[REGNO] < FIRST_EXTENDED_REGISTER)
79e68feb
RS
837
838/* Given an rtx X being reloaded into a reg required to be
839 in class CLASS, return the class of reg to actually use.
840 In general this is just CLASS; but on some machines
841 in some cases it is preferable to use a more restrictive class.
842 Double constants should be in a register iff they can be made cheaply. */
a9c3f03a
TW
843#define PREFERRED_RELOAD_CLASS(X,CLASS) \
844 (CONSTANT_P(X) && (CLASS == XRF_REGS) ? NO_REGS : (CLASS))
79e68feb 845
c9b26f89
TW
846/* Return the register class of a scratch register needed to load IN
847 into a register of class CLASS in MODE. On the m88k, when PIC, we
848 need a temporary when loading some addresses into a register. */
849#define SECONDARY_INPUT_RELOAD_CLASS(CLASS, MODE, IN) \
850 ((flag_pic \
851 && GET_CODE (IN) == CONST \
852 && GET_CODE (XEXP (IN, 0)) == PLUS \
853 && GET_CODE (XEXP (XEXP (IN, 0), 0)) == CONST_INT \
854 && ! SMALL_INT (XEXP (XEXP (IN, 0), 1))) ? GENERAL_REGS : NO_REGS)
855
79e68feb
RS
856/* Return the maximum number of consecutive registers
857 needed to represent mode MODE in a register of class CLASS. */
a9c3f03a
TW
858#define CLASS_MAX_NREGS(CLASS, MODE) \
859 ((((CLASS) == XRF_REGS) ? 1 \
860 : ((GET_MODE_SIZE (MODE) + UNITS_PER_WORD - 1) / UNITS_PER_WORD)))
79e68feb
RS
861
862/* Letters in the range `I' through `P' in a register constraint string can
863 be used to stand for particular ranges of immediate operands. The C
864 expression is true iff C is a known letter and VALUE is appropriate for
865 that letter.
866
de857550 867 For the m88000, the following constants are used:
79e68feb
RS
868 `I' requires a non-negative 16-bit value.
869 `J' requires a non-positive 16-bit value.
c15d8db6 870 `K' requires a non-negative value < 32.
79e68feb
RS
871 `L' requires a constant with only the upper 16-bits set.
872 `M' requires constant values that can be formed with `set'.
873 `N' requires a negative value.
874 `O' requires zero.
875 `P' requires a non-negative value. */
876
877/* Quick tests for certain values. */
878#define SMALL_INT(X) (SMALL_INTVAL (INTVAL (X)))
879#define SMALL_INTVAL(I) ((unsigned) (I) < 0x10000)
880#define ADD_INT(X) (ADD_INTVAL (INTVAL (X)))
881#define ADD_INTVAL(I) ((unsigned) (I) + 0xffff < 0x1ffff)
882#define POWER_OF_2(I) ((I) && POWER_OF_2_or_0(I))
883#define POWER_OF_2_or_0(I) (((I) & ((unsigned)(I) - 1)) == 0)
884
885#define CONST_OK_FOR_LETTER_P(VALUE, C) \
886 ((C) == 'I' ? SMALL_INTVAL (VALUE) \
887 : (C) == 'J' ? SMALL_INTVAL (-(VALUE)) \
c15d8db6 888 : (C) == 'K' ? (unsigned)(VALUE) < 32 \
79e68feb
RS
889 : (C) == 'L' ? ((VALUE) & 0xffff) == 0 \
890 : (C) == 'M' ? integer_ok_for_set (VALUE) \
891 : (C) == 'N' ? (VALUE) < 0 \
892 : (C) == 'O' ? (VALUE) == 0 \
893 : (C) == 'P' ? (VALUE) >= 0 \
894 : 0)
895
896/* Similar, but for floating constants, and defining letters G and H.
897 Here VALUE is the CONST_DOUBLE rtx itself. For the m88000, the
898 constraints are: `G' requires zero, and `H' requires one or two. */
899#define CONST_DOUBLE_OK_FOR_LETTER_P(VALUE, C) \
900 ((C) == 'G' ? (CONST_DOUBLE_HIGH (VALUE) == 0 \
901 && CONST_DOUBLE_LOW (VALUE) == 0) \
902 : 0)
903
904/* Letters in the range `Q' through `U' in a register constraint string
905 may be defined in a machine-dependent fashion to stand for arbitrary
906 operand types.
907
908 For the m88k, `Q' handles addresses in a call context. */
909
910#define EXTRA_CONSTRAINT(OP, C) \
911 ((C) == 'Q' ? symbolic_address_p (OP) : 0)
912\f
913/*** Describing Stack Layout ***/
914
915/* Define this if pushing a word on the stack moves the stack pointer
916 to a smaller address. */
917#define STACK_GROWS_DOWNWARD
918
919/* Define this if the addresses of local variable slots are at negative
920 offsets from the frame pointer. */
921/* #define FRAME_GROWS_DOWNWARD */
922
923/* Offset from the frame pointer to the first local variable slot to be
924 allocated. For the m88k, the debugger wants the return address (r1)
925 stored at location r30+4, and the previous frame pointer stored at
926 location r30. */
927#define STARTING_FRAME_OFFSET 8
928
929/* If we generate an insn to push BYTES bytes, this says how many the
930 stack pointer really advances by. The m88k has no push instruction. */
931/* #define PUSH_ROUNDING(BYTES) */
932
933/* If defined, the maximum amount of space required for outgoing arguments
934 will be computed and placed into the variable
935 `current_function_outgoing_args_size'. No space will be pushed
936 onto the stack for each call; instead, the function prologue should
937 increase the stack frame size by this amount. */
938#define ACCUMULATE_OUTGOING_ARGS
939
940/* Offset from the stack pointer register to the first location at which
941 outgoing arguments are placed. Use the default value zero. */
942/* #define STACK_POINTER_OFFSET 0 */
943
944/* Offset of first parameter from the argument pointer register value.
945 Using an argument pointer, this is 0 for the m88k. GCC knows
946 how to eliminate the argument pointer references if necessary. */
947#define FIRST_PARM_OFFSET(FNDECL) 0
948
949/* Define this if functions should assume that stack space has been
950 allocated for arguments even when their values are passed in
951 registers.
952
953 The value of this macro is the size, in bytes, of the area reserved for
954 arguments passed in registers.
955
956 This space can either be allocated by the caller or be a part of the
957 machine-dependent stack frame: `OUTGOING_REG_PARM_STACK_SPACE'
958 says which. */
959#define REG_PARM_STACK_SPACE(FNDECL) 32
960
961/* Define this macro if REG_PARM_STACK_SPACE is defined but stack
962 parameters don't skip the area specified by REG_PARM_STACK_SPACE.
963 Normally, when a parameter is not passed in registers, it is placed on
964 the stack beyond the REG_PARM_STACK_SPACE area. Defining this macro
965 suppresses this behavior and causes the parameter to be passed on the
966 stack in its natural location. */
967#define STACK_PARMS_IN_REG_PARM_AREA
968
969/* Define this if it is the responsibility of the caller to allocate the
970 area reserved for arguments passed in registers. If
971 `ACCUMULATE_OUTGOING_ARGS' is also defined, the only effect of this
972 macro is to determine whether the space is included in
973 `current_function_outgoing_args_size'. */
974/* #define OUTGOING_REG_PARM_STACK_SPACE */
975
976/* Offset from the stack pointer register to an item dynamically allocated
977 on the stack, e.g., by `alloca'.
978
979 The default value for this macro is `STACK_POINTER_OFFSET' plus the
980 length of the outgoing arguments. The default is correct for most
981 machines. See `function.c' for details. */
982/* #define STACK_DYNAMIC_OFFSET(FUNDECL) ... */
983
984/* Value is the number of bytes of arguments automatically
985 popped when returning from a subroutine call.
986 FUNTYPE is the data type of the function (as a tree),
987 or for a library call it is an identifier node for the subroutine name.
988 SIZE is the number of bytes of arguments passed on the stack. */
989#define RETURN_POPS_ARGS(FUNTYPE,SIZE) 0
990
991/* Define how to find the value returned by a function.
992 VALTYPE is the data type of the value (as a tree).
993 If the precise function being called is known, FUNC is its FUNCTION_DECL;
994 otherwise, FUNC is 0. */
995#define FUNCTION_VALUE(VALTYPE, FUNC) \
996 gen_rtx (REG, \
997 TYPE_MODE (VALTYPE) == BLKmode ? SImode : TYPE_MODE (VALTYPE), \
998 2)
999
1000/* Define this if it differs from FUNCTION_VALUE. */
1001/* #define FUNCTION_OUTGOING_VALUE(VALTYPE, FUNC) ... */
1002
1003/* Disable the promotion of some structures and unions to registers. */
1004#define RETURN_IN_MEMORY(TYPE) \
e14fa9c4
DE
1005 (TYPE_MODE (TYPE) == BLKmode \
1006 || ((TREE_CODE (TYPE) == RECORD_TYPE || TREE_CODE(TYPE) == UNION_TYPE) \
1007 && !(TYPE_MODE (TYPE) == SImode \
1008 || (TYPE_MODE (TYPE) == BLKmode \
1009 && TYPE_ALIGN (TYPE) == BITS_PER_WORD \
1010 && int_size_in_bytes (TYPE) == UNITS_PER_WORD))))
79e68feb 1011
b292ed86
JW
1012/* Don't default to pcc-struct-return, because we have already specified
1013 exactly how to return structures in the RETURN_IN_MEMORY macro. */
1014#define DEFAULT_PCC_STRUCT_RETURN 0
1015
79e68feb
RS
1016/* Define how to find the value returned by a library function
1017 assuming the value has mode MODE. */
1018#define LIBCALL_VALUE(MODE) gen_rtx (REG, MODE, 2)
1019
1020/* True if N is a possible register number for a function value
1021 as seen by the caller. */
1022#define FUNCTION_VALUE_REGNO_P(N) ((N) == 2)
1023
1024/* Determine whether a function argument is passed in a register, and
1025 which register. See m88k.c. */
1026#define FUNCTION_ARG(CUM, MODE, TYPE, NAMED) \
1027 m88k_function_arg (CUM, MODE, TYPE, NAMED)
1028
1029/* Define this if it differs from FUNCTION_ARG. */
1030/* #define FUNCTION_INCOMING_ARG(CUM, MODE, TYPE, NAMED) ... */
1031
1032/* A C expression for the number of words, at the beginning of an
1033 argument, must be put in registers. The value must be zero for
1034 arguments that are passed entirely in registers or that are entirely
1035 pushed on the stack. */
1036#define FUNCTION_ARG_PARTIAL_NREGS(CUM, MODE, TYPE, NAMED) (0)
1037
1038/* A C expression that indicates when an argument must be passed by
1039 reference. If nonzero for an argument, a copy of that argument is
1040 made in memory and a pointer to the argument is passed instead of the
1041 argument itself. The pointer is passed in whatever way is appropriate
1042 for passing a pointer to that type. */
1043#define FUNCTION_ARG_PASS_BY_REFERENCE(CUM, MODE, TYPE, NAMED) (0)
1044
1045/* A C type for declaring a variable that is used as the first argument
1046 of `FUNCTION_ARG' and other related values. It suffices to count
1047 the number of words of argument so far. */
1048#define CUMULATIVE_ARGS int
1049
1050/* Initialize a variable CUM of type CUMULATIVE_ARGS for a call to a
1051 function whose data type is FNTYPE. For a library call, FNTYPE is 0. */
1052#define INIT_CUMULATIVE_ARGS(CUM,FNTYPE,LIBNAME) ((CUM) = 0)
1053
1054/* A C statement (sans semicolon) to update the summarizer variable
1055 CUM to advance past an argument in the argument list. The values
1056 MODE, TYPE and NAMED describe that argument. Once this is done,
1057 the variable CUM is suitable for analyzing the *following* argument
1058 with `FUNCTION_ARG', etc. (TYPE is null for libcalls where that
1059 information may not be available.) */
1060#define FUNCTION_ARG_ADVANCE(CUM, MODE, TYPE, NAMED) \
1061 do { \
1062 enum machine_mode __mode = (TYPE) ? TYPE_MODE (TYPE) : (MODE); \
1063 if ((CUM & 1) \
1064 && (__mode == DImode || __mode == DFmode \
1065 || ((TYPE) && TYPE_ALIGN (TYPE) > BITS_PER_WORD))) \
1066 CUM++; \
1067 CUM += (((__mode != BLKmode) \
1068 ? GET_MODE_SIZE (MODE) : int_size_in_bytes (TYPE)) \
1069 + 3) / 4; \
1070 } while (0)
1071
1072/* True if N is a possible register number for function argument passing.
1073 On the m88000, these are registers 2 through 9. */
1074#define FUNCTION_ARG_REGNO_P(N) ((N) <= 9 && (N) >= 2)
1075
1076/* A C expression which determines whether, and in which direction,
1077 to pad out an argument with extra space. The value should be of
1078 type `enum direction': either `upward' to pad above the argument,
1079 `downward' to pad below, or `none' to inhibit padding.
1080
1081 This macro does not control the *amount* of padding; that is always
1082 just enough to reach the next multiple of `FUNCTION_ARG_BOUNDARY'. */
1083#define FUNCTION_ARG_PADDING(MODE, TYPE) \
1084 ((MODE) == BLKmode \
1085 || ((TYPE) && (TREE_CODE (TYPE) == RECORD_TYPE \
1086 || TREE_CODE (TYPE) == UNION_TYPE)) \
1087 ? upward : GET_MODE_BITSIZE (MODE) < PARM_BOUNDARY ? downward : none)
1088
1089/* If defined, a C expression that gives the alignment boundary, in bits,
1090 of an argument with the specified mode and type. If it is not defined,
1091 `PARM_BOUNDARY' is used for all arguments. */
1092#define FUNCTION_ARG_BOUNDARY(MODE, TYPE) \
1093 (((TYPE) ? TYPE_ALIGN (TYPE) : GET_MODE_SIZE (MODE)) <= PARM_BOUNDARY \
1094 ? PARM_BOUNDARY : 2 * PARM_BOUNDARY)
1095
1096/* Generate necessary RTL for __builtin_saveregs().
1097 ARGLIST is the argument list; see expr.c. */
1098#define EXPAND_BUILTIN_SAVEREGS(ARGLIST) m88k_builtin_saveregs (ARGLIST)
1099
1100/* Generate the assembly code for function entry. */
cffed10a
TW
1101#define FUNCTION_PROLOGUE(FILE, SIZE) m88k_begin_prologue(FILE, SIZE)
1102
1103/* Perform special actions at the point where the prologue ends. */
1104#define FUNCTION_END_PROLOGUE(FILE) m88k_end_prologue(FILE)
79e68feb
RS
1105
1106/* Output assembler code to FILE to increment profiler label # LABELNO
1107 for profiling a function entry. Redefined in m88kv3.h, m88kv4.h and
1108 m88kdgux.h. */
1109#define FUNCTION_PROFILER(FILE, LABELNO) \
1110 output_function_profiler (FILE, LABELNO, "mcount", 1)
1111
c9b26f89
TW
1112/* Maximum length in instructions of the code output by FUNCTION_PROFILER. */
1113#define FUNCTION_PROFILER_LENGTH (5+3+1+5)
1114
79e68feb
RS
1115/* Output assembler code to FILE to initialize basic-block profiling for
1116 the current module. LABELNO is unique to each instance. */
1117#define FUNCTION_BLOCK_PROFILER(FILE, LABELNO) \
1118 output_function_block_profiler (FILE, LABELNO)
1119
c9b26f89
TW
1120/* Maximum length in instructions of the code output by
1121 FUNCTION_BLOCK_PROFILER. */
1122#define FUNCTION_BLOCK_PROFILER_LENGTH (3+5+2+5)
1123
79e68feb
RS
1124/* Output assembler code to FILE to increment the count associated with
1125 the basic block number BLOCKNO. */
1126#define BLOCK_PROFILER(FILE, BLOCKNO) output_block_profiler (FILE, BLOCKNO)
1127
c9b26f89
TW
1128/* Maximum length in instructions of the code output by BLOCK_PROFILER. */
1129#define BLOCK_PROFILER_LENGTH 4
1130
79e68feb
RS
1131/* EXIT_IGNORE_STACK should be nonzero if, when returning from a function,
1132 the stack pointer does not matter. The value is tested only in
1133 functions that have frame pointers.
1134 No definition is equivalent to always zero. */
1135#define EXIT_IGNORE_STACK (1)
1136
1137/* Generate the assembly code for function exit. */
cffed10a 1138#define FUNCTION_EPILOGUE(FILE, SIZE) m88k_end_epilogue(FILE, SIZE)
79e68feb 1139
cffed10a
TW
1140/* Perform special actions at the point where the epilogue begins. */
1141#define FUNCTION_BEGIN_EPILOGUE(FILE) m88k_begin_epilogue(FILE)
79e68feb
RS
1142
1143/* Value should be nonzero if functions must have frame pointers.
1144 Zero means the frame pointer need not be set up (and parms
1145 may be accessed via the stack pointer) in functions that seem suitable.
1146 This is computed in `reload', in reload1.c. */
1147#define FRAME_POINTER_REQUIRED \
1148 (frame_pointer_needed \
1149 || (write_symbols != NO_DEBUG && !TARGET_OCS_FRAME_POSITION))
1150
1151/* Definitions for register eliminations.
1152
1153 We have two registers that can be eliminated on the m88k. First, the
1154 frame pointer register can often be eliminated in favor of the stack
1155 pointer register. Secondly, the argument pointer register can always be
1156 eliminated; it is replaced with either the stack or frame pointer. */
1157
1158/* This is an array of structures. Each structure initializes one pair
1159 of eliminable registers. The "from" register number is given first,
1160 followed by "to". Eliminations of the same "from" register are listed
1161 in order of preference. */
1162#define ELIMINABLE_REGS \
1163{{ ARG_POINTER_REGNUM, STACK_POINTER_REGNUM}, \
1164 { ARG_POINTER_REGNUM, FRAME_POINTER_REGNUM}, \
1165 { FRAME_POINTER_REGNUM, STACK_POINTER_REGNUM}}
1166
1167/* Given FROM and TO register numbers, say whether this elimination
1168 is allowed. */
1169#define CAN_ELIMINATE(FROM, TO) \
1170 (!((FROM) == FRAME_POINTER_REGNUM && FRAME_POINTER_REQUIRED))
1171
1172/* Define the offset between two registers, one to be eliminated, and the other
1173 its replacement, at the start of a routine. */
1174#define INITIAL_ELIMINATION_OFFSET(FROM, TO, OFFSET) \
1175{ m88k_layout_frame (); \
1176 if ((FROM) == FRAME_POINTER_REGNUM && (TO) == STACK_POINTER_REGNUM) \
1177 (OFFSET) = m88k_fp_offset; \
1178 else if ((FROM) == ARG_POINTER_REGNUM && (TO) == FRAME_POINTER_REGNUM) \
1179 (OFFSET) = m88k_stack_size - m88k_fp_offset; \
1180 else if ((FROM) == ARG_POINTER_REGNUM && (TO) == STACK_POINTER_REGNUM) \
1181 (OFFSET) = m88k_stack_size; \
1182 else \
1183 abort (); \
1184}
1185\f
1186/*** Trampolines for Nested Functions ***/
1187
1188/* Output assembler code for a block containing the constant parts
1189 of a trampoline, leaving space for the variable parts.
1190
1191 This block is placed on the stack and filled in. It is aligned
1192 0 mod 128 and those portions that are executed are constant.
1193 This should work for instruction caches that have cache lines up
1194 to the aligned amount (128 is arbitrary), provided no other code
1195 producer is attempting to play the same game. This of course is
1196 in violation of any number of 88open standards. */
1197
1198#define TRAMPOLINE_TEMPLATE(FILE) \
1199{ \
5c828fb7
JH
1200 char buf[256]; \
1201 static int labelno = 0; \
1202 labelno++; \
1203 ASM_GENERATE_INTERNAL_LABEL (buf, "LTRMP", labelno); \
79e68feb
RS
1204 /* Save the return address (r1) in the static chain reg (r11). */ \
1205 fprintf (FILE, "\tor\t %s,%s,0\n", reg_names[11], reg_names[1]); \
1206 /* Locate this block; transfer to the next instruction. */ \
e6e1cf4c
JH
1207 fprintf (FILE, "\tbsr\t %s\n", &buf[1]); \
1208 ASM_OUTPUT_INTERNAL_LABEL (FILE, "LTRMP", labelno); \
79e68feb
RS
1209 /* Save r10; use it as the relative pointer; restore r1. */ \
1210 fprintf (FILE, "\tst\t %s,%s,24\n", reg_names[10], reg_names[1]); \
1211 fprintf (FILE, "\tor\t %s,%s,0\n", reg_names[10], reg_names[1]); \
1212 fprintf (FILE, "\tor\t %s,%s,0\n", reg_names[1], reg_names[11]); \
1213 /* Load the function's address and go there. */ \
1214 fprintf (FILE, "\tld\t %s,%s,32\n", reg_names[11], reg_names[10]); \
1215 fprintf (FILE, "\tjmp.n\t %s\n", reg_names[11]); \
1216 /* Restore r10 and load the static chain register. */ \
1217 fprintf (FILE, "\tld.d\t %s,%s,24\n", reg_names[10], reg_names[10]); \
1218 /* Storage: r10 save area, static chain, function address. */ \
1219 ASM_OUTPUT_INT (FILE, const0_rtx); \
1220 ASM_OUTPUT_INT (FILE, const0_rtx); \
1221 ASM_OUTPUT_INT (FILE, const0_rtx); \
1222}
1223
1224/* Length in units of the trampoline for entering a nested function.
1225 This is really two components. The first 32 bytes are fixed and
1226 must be copied; the last 12 bytes are just storage that's filled
1227 in later. So for allocation purposes, it's 32+12 bytes, but for
de857550 1228 initialization purposes, it's 32 bytes. */
79e68feb
RS
1229
1230#define TRAMPOLINE_SIZE (32+12)
1231
1232/* Alignment required for a trampoline. 128 is used to find the
1233 beginning of a line in the instruction cache and to allow for
1234 instruction cache lines of up to 128 bytes. */
1235
1236#define TRAMPOLINE_ALIGNMENT 128
1237
1238/* Emit RTL insns to initialize the variable parts of a trampoline.
1239 FNADDR is an RTX for the address of the function's pure code.
1240 CXT is an RTX for the static chain value for the function. */
1241
1242#define INITIALIZE_TRAMPOLINE(TRAMP, FNADDR, CXT) \
1243{ \
1244 emit_move_insn (gen_rtx (MEM, SImode, plus_constant (TRAMP, 40)), FNADDR); \
1245 emit_move_insn (gen_rtx (MEM, SImode, plus_constant (TRAMP, 36)), CXT); \
1246}
1247
1248/*** Library Subroutine Names ***/
1249
1250/* Define this macro if GNU CC should generate calls to the System V
1251 (and ANSI C) library functions `memcpy' and `memset' rather than
1252 the BSD functions `bcopy' and `bzero'. */
1253#define TARGET_MEM_FUNCTIONS
1254\f
1255/*** Addressing Modes ***/
1256
1257/* #define HAVE_POST_INCREMENT */
1258/* #define HAVE_POST_DECREMENT */
1259
1260/* #define HAVE_PRE_DECREMENT */
1261/* #define HAVE_PRE_INCREMENT */
1262
1263/* Recognize any constant value that is a valid address. */
6eff269e
BK
1264#define CONSTANT_ADDRESS_P(X) \
1265 (GET_CODE (X) == LABEL_REF || GET_CODE (X) == SYMBOL_REF \
1266 || GET_CODE (X) == CONST_INT || GET_CODE (X) == CONST \
1267 || GET_CODE (X) == HIGH)
79e68feb
RS
1268
1269/* Maximum number of registers that can appear in a valid memory address. */
1270#define MAX_REGS_PER_ADDRESS 2
1271
1272/* The condition for memory shift insns. */
1273#define SCALED_ADDRESS_P(ADDR) \
1274 (GET_CODE (ADDR) == PLUS \
1275 && (GET_CODE (XEXP (ADDR, 0)) == MULT \
1276 || GET_CODE (XEXP (ADDR, 1)) == MULT))
1277
1278/* Can the reference to X be made short? */
1279#define SHORT_ADDRESS_P(X,TEMP) \
1280 ((TEMP) = (GET_CODE (X) == CONST ? get_related_value (X) : X), \
1281 ((TEMP) && GET_CODE (TEMP) == SYMBOL_REF && SYMBOL_REF_FLAG (TEMP)))
1282
1283/* GO_IF_LEGITIMATE_ADDRESS recognizes an RTL expression
1284 that is a valid memory address for an instruction.
1285 The MODE argument is the machine mode for the MEM expression
1286 that wants to use this address.
1287
1288 On the m88000, a legitimate address has the form REG, REG+REG,
1289 REG+SMALLINT, REG+(REG*modesize) (REG[REG]), or SMALLINT.
1290
1291 The register elimination process should deal with the argument
1292 pointer and frame pointer changing to REG+SMALLINT. */
1293
1294#define LEGITIMATE_INDEX_P(X, MODE) \
1295 ((GET_CODE (X) == CONST_INT \
1296 && SMALL_INT (X)) \
1297 || (REG_P (X) \
1298 && REG_OK_FOR_INDEX_P (X)) \
1299 || (GET_CODE (X) == MULT \
1300 && REG_P (XEXP (X, 0)) \
1301 && REG_OK_FOR_INDEX_P (XEXP (X, 0)) \
1302 && GET_CODE (XEXP (X, 1)) == CONST_INT \
1303 && INTVAL (XEXP (X, 1)) == GET_MODE_SIZE (MODE)))
1304
1305#define GO_IF_LEGITIMATE_ADDRESS(MODE, X, ADDR) \
1306{ \
1307 register rtx _x; \
1308 if (REG_P (X)) \
1309 { \
1310 if (REG_OK_FOR_BASE_P (X)) \
1311 goto ADDR; \
1312 } \
1313 else if (GET_CODE (X) == PLUS) \
1314 { \
1315 register rtx _x0 = XEXP (X, 0); \
1316 register rtx _x1 = XEXP (X, 1); \
1317 if ((flag_pic \
1318 && _x0 == pic_offset_table_rtx \
1319 && (flag_pic == 2 \
1320 ? REG_P (_x1) \
1321 : (GET_CODE (_x1) == SYMBOL_REF \
1322 || GET_CODE (_x1) == LABEL_REF))) \
1323 || (REG_P (_x0) \
1324 && (REG_OK_FOR_BASE_P (_x0) \
1325 && LEGITIMATE_INDEX_P (_x1, MODE))) \
1326 || (REG_P (_x1) \
1327 && (REG_OK_FOR_BASE_P (_x1) \
1328 && LEGITIMATE_INDEX_P (_x0, MODE)))) \
1329 goto ADDR; \
1330 } \
1331 else if (GET_CODE (X) == LO_SUM) \
1332 { \
1333 register rtx _x0 = XEXP (X, 0); \
1334 register rtx _x1 = XEXP (X, 1); \
1335 if (((REG_P (_x0) \
1336 && REG_OK_FOR_BASE_P (_x0)) \
1337 || (GET_CODE (_x0) == SUBREG \
1338 && REG_P (SUBREG_REG (_x0)) \
1339 && REG_OK_FOR_BASE_P (SUBREG_REG (_x0)))) \
1340 && CONSTANT_P (_x1)) \
1341 goto ADDR; \
1342 } \
1343 else if (GET_CODE (X) == CONST_INT \
1344 && SMALL_INT (X)) \
1345 goto ADDR; \
1346 else if (SHORT_ADDRESS_P (X, _x)) \
1347 goto ADDR; \
1348}
1349
1350/* The macros REG_OK_FOR..._P assume that the arg is a REG rtx
1351 and check its validity for a certain class.
1352 We have two alternate definitions for each of them.
1353 The usual definition accepts all pseudo regs; the other rejects
1354 them unless they have been allocated suitable hard regs.
1355 The symbol REG_OK_STRICT causes the latter definition to be used.
1356
1357 Most source files want to accept pseudo regs in the hope that
1358 they will get allocated to the class that the insn wants them to be in.
1359 Source files for reload pass need to be strict.
1360 After reload, it makes no difference, since pseudo regs have
1361 been eliminated by then. */
1362
1363#ifndef REG_OK_STRICT
1364
1365/* Nonzero if X is a hard reg that can be used as an index
1366 or if it is a pseudo reg. Not the argument pointer. */
903a8914
JH
1367#define REG_OK_FOR_INDEX_P(X) \
1368 (!XRF_REGNO_P(REGNO (X)))
79e68feb
RS
1369/* Nonzero if X is a hard reg that can be used as a base reg
1370 or if it is a pseudo reg. */
903a8914 1371#define REG_OK_FOR_BASE_P(X) (REG_OK_FOR_INDEX_P (X))
79e68feb
RS
1372
1373#else
1374
1375/* Nonzero if X is a hard reg that can be used as an index. */
1376#define REG_OK_FOR_INDEX_P(X) REGNO_OK_FOR_INDEX_P (REGNO (X))
1377/* Nonzero if X is a hard reg that can be used as a base reg. */
1378#define REG_OK_FOR_BASE_P(X) REGNO_OK_FOR_BASE_P (REGNO (X))
1379
1380#endif
1381
1382/* Try machine-dependent ways of modifying an illegitimate address
1383 to be legitimate. If we find one, return the new, valid address.
1384 This macro is used in only one place: `memory_address' in explow.c.
1385
1386 OLDX is the address as it was before break_out_memory_refs was called.
1387 In some cases it is useful to look at this to decide what needs to be done.
1388
1389 MODE and WIN are passed so that this macro can use
1390 GO_IF_LEGITIMATE_ADDRESS.
1391
1392 It is always safe for this macro to do nothing. It exists to recognize
1393 opportunities to optimize the output. */
1394
1395/* On the m88000, change REG+N into REG+REG, and REG+(X*Y) into REG+REG. */
1396
1397#define LEGITIMIZE_ADDRESS(X,OLDX,MODE,WIN) \
1398{ \
1399 if (GET_CODE (X) == PLUS && CONSTANT_ADDRESS_P (XEXP (X, 1))) \
1400 (X) = gen_rtx (PLUS, SImode, XEXP (X, 0), \
1401 copy_to_mode_reg (SImode, XEXP (X, 1))); \
1402 if (GET_CODE (X) == PLUS && CONSTANT_ADDRESS_P (XEXP (X, 0))) \
1403 (X) = gen_rtx (PLUS, SImode, XEXP (X, 1), \
1404 copy_to_mode_reg (SImode, XEXP (X, 0))); \
1405 if (GET_CODE (X) == PLUS && GET_CODE (XEXP (X, 0)) == MULT) \
1406 (X) = gen_rtx (PLUS, SImode, XEXP (X, 1), \
1407 force_operand (XEXP (X, 0), 0)); \
1408 if (GET_CODE (X) == PLUS && GET_CODE (XEXP (X, 1)) == MULT) \
1409 (X) = gen_rtx (PLUS, SImode, XEXP (X, 0), \
1410 force_operand (XEXP (X, 1), 0)); \
1411 if (GET_CODE (X) == SYMBOL_REF || GET_CODE (X) == CONST \
1412 || GET_CODE (X) == LABEL_REF) \
c9b26f89 1413 (X) = legitimize_address (flag_pic, X, 0, 0); \
79e68feb
RS
1414 if (memory_address_p (MODE, X)) \
1415 goto WIN; }
1416
1417/* Go to LABEL if ADDR (a legitimate address expression)
1418 has an effect that depends on the machine mode it is used for.
1419 On the the m88000 this is never true. */
1420
1421#define GO_IF_MODE_DEPENDENT_ADDRESS(ADDR,LABEL)
1422
1423/* Nonzero if the constant value X is a legitimate general operand.
1424 It is given that X satisfies CONSTANT_P or is a CONST_DOUBLE. */
1425#define LEGITIMATE_CONSTANT_P(X) (1)
1426\f
1427/*** Condition Code Information ***/
1428
1429/* C code for a data type which is used for declaring the `mdep'
1430 component of `cc_status'. It defaults to `int'. */
1431/* #define CC_STATUS_MDEP int */
1432
1433/* A C expression to initialize the `mdep' field to "empty". */
1434/* #define CC_STATUS_MDEP_INIT (cc_status.mdep = 0) */
1435
1436/* Macro to zap the normal portions of CC_STATUS, but leave the
1437 machine dependent parts (ie, literal synthesis) alone. */
1438/* #define CC_STATUS_INIT_NO_MDEP \
1439 (cc_status.flags = 0, cc_status.value1 = 0, cc_status.value2 = 0) */
1440
1441/* When using a register to hold the condition codes, the cc_status
1442 mechanism cannot be used. */
1443#define NOTICE_UPDATE_CC(EXP, INSN) (0)
1444\f
1445/*** Miscellaneous Parameters ***/
1446
1447/* Define the codes that are matched by predicates in m88k.c. */
1448#define PREDICATE_CODES \
1449 {"move_operand", {SUBREG, REG, CONST_INT, LO_SUM, MEM}}, \
1450 {"call_address_operand", {SUBREG, REG, SYMBOL_REF, LABEL_REF, CONST}}, \
1451 {"arith_operand", {SUBREG, REG, CONST_INT}}, \
1452 {"arith5_operand", {SUBREG, REG, CONST_INT}}, \
1453 {"arith32_operand", {SUBREG, REG, CONST_INT}}, \
1454 {"arith64_operand", {SUBREG, REG, CONST_INT}}, \
1455 {"int5_operand", {CONST_INT}}, \
1456 {"int32_operand", {CONST_INT}}, \
1457 {"add_operand", {SUBREG, REG, CONST_INT}}, \
1458 {"reg_or_bbx_mask_operand", {SUBREG, REG, CONST_INT}}, \
1459 {"real_or_0_operand", {SUBREG, REG, CONST_DOUBLE}}, \
1460 {"relop", {EQ, NE, LT, LE, GE, GT, LTU, LEU, GEU, GTU}}, \
1461 {"relop_no_unsigned", {EQ, NE, LT, LE, GE, GT}}, \
1462 {"equality_op", {EQ, NE}}, \
1463 {"pc_or_label_ref", {PC, LABEL_REF}},
1464
dfa69feb
TW
1465/* The case table contains either words or branch instructions. This says
1466 which. We always claim that the vector is PC-relative. It is position
1467 independent when -fpic is used. */
1468#define CASE_VECTOR_INSNS (TARGET_88100 || flag_pic)
1469
79e68feb
RS
1470/* An alias for a machine mode name. This is the machine mode that
1471 elements of a jump-table should have. */
1472#define CASE_VECTOR_MODE SImode
1473
1474/* Define this macro if jump-tables should contain relative addresses. */
1475#define CASE_VECTOR_PC_RELATIVE
1476
1477/* Define this if control falls through a `case' insn when the index
1478 value is out of range. This means the specified default-label is
1479 actually ignored by the `case' insn proper. */
1480/* #define CASE_DROPS_THROUGH */
1481
cc61d0de
TW
1482/* Define this to be the smallest number of different values for which it
1483 is best to use a jump-table instead of a tree of conditional branches.
1484 The default is 4 for machines with a casesi instruction and 5 otherwise.
1485 The best 88110 number is around 7, though the exact number isn't yet
1486 known. A third alternative for the 88110 is to use a binary tree of
1487 bb1 instructions on bits 2/1/0 if the range is dense. This may not
1488 win very much though. */
1489#define CASE_VALUES_THRESHOLD (TARGET_88100 ? 4 : 7)
1490
79e68feb
RS
1491/* Specify the tree operation to be used to convert reals to integers. */
1492#define IMPLICIT_FIX_EXPR FIX_ROUND_EXPR
1493
1494/* This is the kind of divide that is easiest to do in the general case. */
1495#define EASY_DIV_EXPR TRUNC_DIV_EXPR
1496
1497/* Define this as 1 if `char' should by default be signed; else as 0. */
1498#define DEFAULT_SIGNED_CHAR 1
1499
1500/* The 88open ABI says size_t is unsigned int. */
1501#define SIZE_TYPE "unsigned int"
1502
1503/* Allow and ignore #sccs directives */
1504#define SCCS_DIRECTIVE
1505
f88a7491
TW
1506/* Handle #pragma pack and sometimes #pragma weak. */
1507#define HANDLE_SYSV_PRAGMA
79e68feb
RS
1508
1509/* Tell when to handle #pragma weak. This is only done for V.4. */
1510#define HANDLE_PRAGMA_WEAK TARGET_SVR4
1511
1512/* Max number of bytes we can move from memory to memory
1513 in one reasonably fast instruction. */
883a42e5 1514#define MOVE_MAX 8
79e68feb
RS
1515
1516/* Define if normal loads of shorter-than-word items from memory clears
1517 the rest of the bigs in the register. */
1518#define BYTE_LOADS_ZERO_EXTEND
1519
1520/* Zero if access to memory by bytes is faster. */
1521#define SLOW_BYTE_ACCESS 1
1522
1523/* Value is 1 if truncating an integer of INPREC bits to OUTPREC bits
1524 is done just by pretending it is already truncated. */
1525#define TRULY_NOOP_TRUNCATION(OUTPREC, INPREC) 1
1526
1527/* Define this if addresses of constant functions
1528 shouldn't be put through pseudo regs where they can be cse'd.
1529 Desirable on machines where ordinary constants are expensive
1530 but a CALL with constant address is cheap. */
1531#define NO_FUNCTION_CSE
1532
1533/* Define this macro if an argument declared as `char' or
1534 `short' in a prototype should actually be passed as an
1535 `int'. In addition to avoiding errors in certain cases of
1536 mismatch, it also makes for better code on certain machines. */
1537#define PROMOTE_PROTOTYPES
1538
1539/* Define this macro if a float function always returns float
1540 (even in traditional mode). Redefined in m88kluna.h. */
1541#define TRADITIONAL_RETURN_FLOAT
1542
1543/* We assume that the store-condition-codes instructions store 0 for false
1544 and some other value for true. This is the value stored for true. */
1545#define STORE_FLAG_VALUE -1
1546
1547/* Specify the machine mode that pointers have.
1548 After generation of rtl, the compiler makes no further distinction
1549 between pointers and any other objects of this machine mode. */
1550#define Pmode SImode
1551
1552/* A function address in a call instruction
1553 is a word address (for indexing purposes)
1554 so give the MEM rtx word mode. */
1555#define FUNCTION_MODE SImode
1556
c9b26f89 1557/* A barrier will be aligned so account for the possible expansion.
13d39dbc 1558 A volatile load may be preceded by a serializing instruction.
c9b26f89
TW
1559 Account for profiling code output at NOTE_INSN_PROLOGUE_END.
1560 Account for block profiling code at basic block boundaries. */
1039fa46
TW
1561#define ADJUST_INSN_LENGTH(RTX, LENGTH) \
1562 if (GET_CODE (RTX) == BARRIER \
1563 || (TARGET_SERIALIZE_VOLATILE \
1564 && GET_CODE (RTX) == INSN \
1565 && GET_CODE (PATTERN (RTX)) == SET \
1566 && ((GET_CODE (SET_SRC (PATTERN (RTX))) == MEM \
c9b26f89
TW
1567 && MEM_VOLATILE_P (SET_SRC (PATTERN (RTX))))))) \
1568 LENGTH += 1; \
1569 else if (GET_CODE (RTX) == NOTE \
1570 && NOTE_LINE_NUMBER (RTX) == NOTE_INSN_PROLOGUE_END) \
1571 { \
1572 if (profile_block_flag) \
1573 LENGTH += FUNCTION_BLOCK_PROFILER_LENGTH; \
1574 if (profile_flag) \
1575 LENGTH += (FUNCTION_PROFILER_LENGTH + REG_PUSH_LENGTH \
1576 + REG_POP_LENGTH); \
1577 } \
1578 else if (profile_block_flag \
1579 && (GET_CODE (RTX) == CODE_LABEL \
1580 || GET_CODE (RTX) == JUMP_INSN \
1581 || (GET_CODE (RTX) == INSN \
1582 && GET_CODE (PATTERN (RTX)) == SEQUENCE \
1583 && GET_CODE (XVECEXP (PATTERN (RTX), 0, 0)) == JUMP_INSN)))\
1584 LENGTH += BLOCK_PROFILER_LENGTH;
17c672d7 1585
1039fa46
TW
1586/* Track the state of the last volatile memory reference. Clear the
1587 state with CC_STATUS_INIT for now. */
1588#define CC_STATUS_INIT m88k_volatile_code = '\0'
1589
79e68feb
RS
1590/* Compute the cost of computing a constant rtl expression RTX
1591 whose rtx-code is CODE. The body of this macro is a portion
1592 of a switch statement. If the code is computed here,
1593 return it with a return statement. Otherwise, break from the switch.
1594
1595 We assume that any 16 bit integer can easily be recreated, so we
1596 indicate 0 cost, in an attempt to get GCC not to optimize things
1597 like comparison against a constant.
1598
1599 The cost of CONST_DOUBLE is zero (if it can be placed in an insn, it
1600 is as good as a register; since it can't be placed in any insn, it
1601 won't do anything in cse, but it will cause expand_binop to pass the
1602 constant to the define_expands). */
3bb22aee 1603#define CONST_COSTS(RTX,CODE,OUTER_CODE) \
79e68feb
RS
1604 case CONST_INT: \
1605 if (SMALL_INT (RTX)) \
1606 return 0; \
1607 else if (SMALL_INTVAL (- INTVAL (RTX))) \
1608 return 2; \
1609 else if (classify_integer (SImode, INTVAL (RTX)) != m88k_oru_or) \
1610 return 4; \
1611 return 7; \
1612 case HIGH: \
1613 return 2; \
1614 case CONST: \
1615 case LABEL_REF: \
1616 case SYMBOL_REF: \
1617 if (flag_pic) \
1618 return (flag_pic == 2) ? 11 : 8; \
1619 return 5; \
1620 case CONST_DOUBLE: \
1621 return 0;
1622
1623/* Provide the costs of an addressing mode that contains ADDR.
de857550 1624 If ADDR is not a valid address, its cost is irrelevant.
79e68feb
RS
1625 REG+REG is made slightly more expensive because it might keep
1626 a register live for longer than we might like. */
1627#define ADDRESS_COST(ADDR) \
1628 (GET_CODE (ADDR) == REG ? 1 : \
1629 GET_CODE (ADDR) == LO_SUM ? 1 : \
1630 GET_CODE (ADDR) == HIGH ? 2 : \
1631 GET_CODE (ADDR) == MULT ? 1 : \
1632 GET_CODE (ADDR) != PLUS ? 4 : \
1633 (REG_P (XEXP (ADDR, 0)) && REG_P (XEXP (ADDR, 1))) ? 2 : 1)
1634
1635/* Provide the costs of a rtl expression. This is in the body of a
1636 switch on CODE. */
3bb22aee 1637#define RTX_COSTS(X,CODE,OUTER_CODE) \
79e68feb
RS
1638 case MEM: \
1639 return COSTS_N_INSNS (2); \
1640 case MULT: \
1641 return COSTS_N_INSNS (3); \
1642 case DIV: \
1643 case UDIV: \
1644 case MOD: \
1645 case UMOD: \
1646 return COSTS_N_INSNS (38);
1647
1648/* A C expressions returning the cost of moving data of MODE from a register
1649 to or from memory. This is more costly than between registers. */
1650#define MEMORY_MOVE_COST(MODE) 4
1651
1652/* Provide the cost of a branch. Exact meaning under development. */
1653#define BRANCH_COST (TARGET_88100 ? 1 : 2)
1654
5b177046
TW
1655/* A C statement (sans semicolon) to update the integer variable COST
1656 based on the relationship between INSN that is dependent on
1657 DEP_INSN through the dependence LINK. The default is to make no
1658 adjustment to COST. On the m88k, ignore the cost of anti- and
1659 output-dependencies. On the m88100, a store can issue two cycles
1660 before the value (not the address) has finished computing. */
1661#define ADJUST_COST(INSN,LINK,DEP_INSN,COST) \
1662 do { \
1663 if (REG_NOTE_KIND (LINK) != 0) \
1664 (COST) = 0; /* Anti or output dependence. */ \
1665 else if (! TARGET_88100 \
1666 && recog_memoized (INSN) >= 0 \
1667 && get_attr_type (INSN) == TYPE_STORE \
1668 && SET_SRC (PATTERN (INSN)) == SET_DEST (PATTERN (DEP_INSN))) \
1669 (COST) -= 4; /* 88110 store reservation station. */ \
1670 } while (0)
1671
79e68feb
RS
1672/* Define this to be nonzero if the character `$' should be allowed
1673 by default in identifier names. */
1674#define DOLLARS_IN_IDENTIFIERS 1
1675
1676/* Do not break .stabs pseudos into continuations. */
1677#define DBX_CONTIN_LENGTH 0
1678\f
1679/*** Output of Assembler Code ***/
1680
1681/* Control the assembler format that we output. */
1682
1683/* Which assembler syntax. Redefined in m88kdgux.h. */
1684#define VERSION_0300_SYNTAX TARGET_SVR4
1685
2ff44f10
TW
1686/* At some point, m88kv4.h will redefine this. */
1687#define VERSION_0400_SYNTAX 0
1688
79e68feb
RS
1689/* Allow pseudo-ops to be overridden. Override these in svr[34].h. */
1690#undef INT_ASM_OP
1691#undef ASCII_DATA_ASM_OP
79e68feb
RS
1692#undef CONST_SECTION_ASM_OP
1693#undef CTORS_SECTION_ASM_OP
1694#undef DTORS_SECTION_ASM_OP
1695#undef INIT_SECTION_ASM_OP
1696#undef FINI_SECTION_ASM_OP
1697#undef TYPE_ASM_OP
1698#undef SIZE_ASM_OP
e6a821bc 1699#undef WEAK_ASM_OP
ea9c2c2a 1700#undef SET_ASM_OP
31c0c8ea
TW
1701#undef SKIP_ASM_OP
1702#undef COMMON_ASM_OP
a0209f48
TW
1703#undef ALIGN_ASM_OP
1704#undef IDENT_ASM_OP
79e68feb
RS
1705
1706/* These are used in varasm.c as well. */
de857550
RS
1707#define TEXT_SECTION_ASM_OP "text"
1708#define DATA_SECTION_ASM_OP "data"
79e68feb
RS
1709
1710/* Other sections. */
1711#define CONST_SECTION_ASM_OP (VERSION_0300_SYNTAX \
de857550
RS
1712 ? "section\t .rodata,\"a\"" \
1713 : "section\t .rodata,\"x\"")
79e68feb 1714#define TDESC_SECTION_ASM_OP (VERSION_0300_SYNTAX \
de857550
RS
1715 ? "section\t .tdesc,\"a\"" \
1716 : "section\t .tdesc,\"x\"")
79e68feb
RS
1717
1718/* These must be constant strings for crtstuff.c. */
88a08f12
TW
1719#define CTORS_SECTION_ASM_OP "section\t .ctors,\"d\""
1720#define DTORS_SECTION_ASM_OP "section\t .dtors,\"d\""
de857550
RS
1721#define INIT_SECTION_ASM_OP "section\t .init,\"x\""
1722#define FINI_SECTION_ASM_OP "section\t .fini,\"x\""
79e68feb
RS
1723
1724/* These are pretty much common to all assemblers. */
de857550
RS
1725#define IDENT_ASM_OP "ident"
1726#define FILE_ASM_OP "file"
1727#define SECTION_ASM_OP "section"
648ebe7b 1728#define SET_ASM_OP "def"
de857550
RS
1729#define GLOBAL_ASM_OP "global"
1730#define ALIGN_ASM_OP "align"
1731#define SKIP_ASM_OP "zero"
1732#define COMMON_ASM_OP "comm"
31c0c8ea 1733#define BSS_ASM_OP "bss"
de857550
RS
1734#define FLOAT_ASM_OP "float"
1735#define DOUBLE_ASM_OP "double"
1736#define INT_ASM_OP "word"
79e68feb 1737#define ASM_LONG INT_ASM_OP
de857550
RS
1738#define SHORT_ASM_OP "half"
1739#define CHAR_ASM_OP "byte"
1740#define ASCII_DATA_ASM_OP "string"
79e68feb
RS
1741
1742/* These are particular to the global pool optimization. */
de857550
RS
1743#define SBSS_ASM_OP "sbss"
1744#define SCOMM_ASM_OP "scomm"
1745#define SDATA_SECTION_ASM_OP "sdata"
79e68feb
RS
1746
1747/* These are specific to PIC. */
de857550
RS
1748#define TYPE_ASM_OP "type"
1749#define SIZE_ASM_OP "size"
1750#define WEAK_ASM_OP "weak"
79e68feb
RS
1751#ifndef AS_BUG_POUND_TYPE /* Faulty assemblers require @ rather than #. */
1752#undef TYPE_OPERAND_FMT
1753#define TYPE_OPERAND_FMT "#%s"
1754#endif
1755
1756/* These are specific to version 03.00 assembler syntax. */
de857550
RS
1757#define INTERNAL_ASM_OP "local"
1758#define VERSION_ASM_OP "version"
de857550
RS
1759#define UNALIGNED_SHORT_ASM_OP "uahalf"
1760#define UNALIGNED_INT_ASM_OP "uaword"
a9c3f03a
TW
1761#define PUSHSECTION_ASM_OP "section"
1762#define POPSECTION_ASM_OP "previous"
79e68feb 1763
2ff44f10
TW
1764/* These are specific to the version 04.00 assembler syntax. */
1765#define REQUIRES_88110_ASM_OP "requires_88110"
1766
79e68feb
RS
1767/* Output any initial stuff to the assembly file. Always put out
1768 a file directive, even if not debugging.
1769
1770 Immediately after putting out the file, put out a "sem.<value>"
1771 declaration. This should be harmless on other systems, and
de857550 1772 is used in DG/UX by the debuggers to supplement COFF. The
79e68feb
RS
1773 fields in the integer value are as follows:
1774
1775 Bits Value Meaning
1776 ---- ----- -------
1777 0-1 0 No information about stack locations
1778 1 Auto/param locations are based on r30
1779 2 Auto/param locations are based on CFA
1780
1781 3-2 0 No information on dimension order
1782 1 Array dims in sym table matches source language
1783 2 Array dims in sym table is in reverse order
1784
1785 5-4 0 No information about the case of global names
1786 1 Global names appear in the symbol table as in the source
1787 2 Global names have been converted to lower case
1788 3 Global names have been converted to upper case. */
1789
1790#ifdef SDB_DEBUGGING_INFO
1791#define ASM_COFFSEM(FILE) \
1792 if (write_symbols == SDB_DEBUG) \
1793 { \
1794 fprintf (FILE, "\nsem.%x:\t\t; %s\n", \
1795 (((TARGET_OCS_FRAME_POSITION) ? 2 : 1) << 0) + (1 << 2) + (1 << 4),\
1796 (TARGET_OCS_FRAME_POSITION) \
1797 ? "frame is CFA, normal array dims, case unchanged" \
1798 : "frame is r30, normal array dims, case unchanged"); \
1799 }
1800#else
1801#define ASM_COFFSEM(FILE)
1802#endif
1803
1804/* Output the first line of the assembly file. Redefined in m88kdgux.h. */
1805
1806#define ASM_FIRST_LINE(FILE) \
1807 do { \
1039fa46
TW
1808 if (m88k_version) \
1809 fprintf (FILE, "\t%s\t \"%s\"\n", VERSION_ASM_OP, m88k_version); \
79e68feb
RS
1810 } while (0)
1811
1812/* Override svr[34].h. */
1813#undef ASM_FILE_START
1814#define ASM_FILE_START(FILE) \
1815 output_file_start (FILE, f_options, sizeof f_options / sizeof f_options[0], \
1816 W_options, sizeof W_options / sizeof W_options[0])
1817
1818#undef ASM_FILE_END
1819
1820#define ASM_OUTPUT_SOURCE_FILENAME(FILE, NAME) \
de857550 1821 fprintf (FILE, "\t%s\t \"%s\"\n", FILE_ASM_OP, NAME)
79e68feb
RS
1822
1823#ifdef SDB_DEBUGGING_INFO
1824#define ASM_OUTPUT_SOURCE_LINE(FILE, LINE) \
1825 if (m88k_prologue_done) \
1826 fprintf (FILE, "\n\tln\t %d\t\t\t\t; Real source line %d\n",\
1827 LINE - sdb_begin_function_line, LINE)
1828#endif
1829
1830/* Code to handle #ident directives. Override svr[34].h definition. */
1831#undef ASM_OUTPUT_IDENT
1832#ifdef DBX_DEBUGGING_INFO
1833#define ASM_OUTPUT_IDENT(FILE, NAME)
1834#else
1835#define ASM_OUTPUT_IDENT(FILE, NAME) \
a9c3f03a 1836 output_ascii (FILE, IDENT_ASM_OP, 4000, NAME, strlen (NAME));
79e68feb
RS
1837#endif
1838
1839/* Output to assembler file text saying following lines
1840 may contain character constants, extra white space, comments, etc. */
1841#define ASM_APP_ON ""
1842
1843/* Output to assembler file text saying following lines
1844 no longer contain unusual constructs. */
1845#define ASM_APP_OFF ""
1846
1847/* Format the assembly opcode so that the arguments are all aligned.
1848 The maximum instruction size is 8 characters (fxxx.xxx), so a tab and a
1849 space will do to align the output. Abandon the output if a `%' is
1850 encountered. */
1851#define ASM_OUTPUT_OPCODE(STREAM, PTR) \
1852 { \
1853 int ch; \
1854 char *orig_ptr; \
1855 \
1856 for (orig_ptr = (PTR); \
1857 (ch = *(PTR)) && ch != ' ' && ch != '\t' && ch != '\n' && ch != '%'; \
1858 (PTR)++) \
1859 putc (ch, STREAM); \
1860 \
1861 if (ch == ' ' && orig_ptr != (PTR) && (PTR) - orig_ptr < 8) \
1862 putc ('\t', STREAM); \
1863 }
1864
1865/* How to refer to registers in assembler output.
1866 This sequence is indexed by compiler's hard-register-number.
1867 Updated by OVERRIDE_OPTIONS to include the # for version 03.00 syntax. */
1868
1869#define REGISTER_NAMES \
1870 {"#r0"+1, "#r1"+1, "#r2"+1, "#r3"+1, "#r4"+1, "#r5"+1, "#r6"+1, "#r7"+1, \
1871 "#r8"+1, "#r9"+1, "#r10"+1,"#r11"+1,"#r12"+1,"#r13"+1,"#r14"+1,"#r15"+1,\
1872 "#r16"+1,"#r17"+1,"#r18"+1,"#r19"+1,"#r20"+1,"#r21"+1,"#r22"+1,"#r23"+1,\
a9c3f03a
TW
1873 "#r24"+1,"#r25"+1,"#r26"+1,"#r27"+1,"#r28"+1,"#r29"+1,"#r30"+1,"#r31"+1,\
1874 "#x0"+1, "#x1"+1, "#x2"+1, "#x3"+1, "#x4"+1, "#x5"+1, "#x6"+1, "#x7"+1, \
1875 "#x8"+1, "#x9"+1, "#x10"+1,"#x11"+1,"#x12"+1,"#x13"+1,"#x14"+1,"#x15"+1,\
1876 "#x16"+1,"#x17"+1,"#x18"+1,"#x19"+1,"#x20"+1,"#x21"+1,"#x22"+1,"#x23"+1,\
1877 "#x24"+1,"#x25"+1,"#x26"+1,"#x27"+1,"#x28"+1,"#x29"+1,"#x30"+1,"#x31"+1}
79e68feb 1878
b6ecac21
TW
1879/* Define additional names for use in asm clobbers and asm declarations.
1880
1881 We define the fake Condition Code register as an alias for reg 0 (which
1882 is our `condition code' register), so that condition codes can easily
1883 be clobbered by an asm. The carry bit in the PSR is now used. */
1884
1885#define ADDITIONAL_REGISTER_NAMES {"psr", 0, "cc", 0}
1886
79e68feb
RS
1887/* How to renumber registers for dbx and gdb. */
1888#define DBX_REGISTER_NUMBER(REGNO) (REGNO)
1889
1890/* Tell when to declare ASM names. Override svr4.h to provide this hook. */
1891#undef DECLARE_ASM_NAME
1892#define DECLARE_ASM_NAME TARGET_SVR4
1893
1894/* Write the extra assembler code needed to declare a function properly. */
1895#undef ASM_DECLARE_FUNCTION_NAME
1896#define ASM_DECLARE_FUNCTION_NAME(FILE, NAME, DECL) \
1897 do { \
1898 if (DECLARE_ASM_NAME) \
1899 { \
de857550 1900 fprintf (FILE, "\t%s\t ", TYPE_ASM_OP); \
79e68feb
RS
1901 assemble_name (FILE, NAME); \
1902 putc (',', FILE); \
1903 fprintf (FILE, TYPE_OPERAND_FMT, "function"); \
1904 putc ('\n', FILE); \
1905 } \
1906 ASM_OUTPUT_LABEL(FILE, NAME); \
1907 } while (0)
1908
1909/* Write the extra assembler code needed to declare an object properly. */
1910#undef ASM_DECLARE_OBJECT_NAME
1911#define ASM_DECLARE_OBJECT_NAME(FILE, NAME, DECL) \
1912 do { \
1913 if (DECLARE_ASM_NAME) \
1914 { \
de857550 1915 fprintf (FILE, "\t%s\t ", TYPE_ASM_OP); \
79e68feb
RS
1916 assemble_name (FILE, NAME); \
1917 putc (',', FILE); \
1918 fprintf (FILE, TYPE_OPERAND_FMT, "object"); \
1919 putc ('\n', FILE); \
1920 if (!flag_inhibit_size_directive) \
1921 { \
de857550 1922 fprintf (FILE, "\t%s\t ", SIZE_ASM_OP); \
79e68feb
RS
1923 assemble_name (FILE, NAME); \
1924 fprintf (FILE, ",%d\n", int_size_in_bytes (TREE_TYPE (decl))); \
1925 } \
1926 } \
1927 ASM_OUTPUT_LABEL(FILE, NAME); \
1928 } while (0)
1929
1930/* This is how to declare the size of a function. */
1931#undef ASM_DECLARE_FUNCTION_SIZE
1932#define ASM_DECLARE_FUNCTION_SIZE(FILE, FNAME, DECL) \
1933 do { \
1934 if (DECLARE_ASM_NAME) \
1935 { \
1936 if (!flag_inhibit_size_directive) \
1937 { \
1938 char label[256]; \
e6e1cf4c 1939 static int labelno = 0; \
79e68feb
RS
1940 labelno++; \
1941 ASM_GENERATE_INTERNAL_LABEL (label, "Lfe", labelno); \
1942 ASM_OUTPUT_INTERNAL_LABEL (FILE, "Lfe", labelno); \
de857550 1943 fprintf (FILE, "\t%s\t ", SIZE_ASM_OP); \
79e68feb
RS
1944 assemble_name (FILE, (FNAME)); \
1945 fprintf (FILE, ",%s-", &label[1]); \
1946 assemble_name (FILE, (FNAME)); \
1947 putc ('\n', FILE); \
1948 } \
1949 } \
1950 } while (0)
1951
1952/* This is how to output the definition of a user-level label named NAME,
1953 such as the label on a static function or variable NAME. */
1954#define ASM_OUTPUT_LABEL(FILE,NAME) \
1955 do { assemble_name (FILE, NAME); fputs (":\n", FILE); } while (0)
1956
1957/* This is how to output a command to make the user-level label named NAME
1958 defined for reference from other files. */
1959#define ASM_GLOBALIZE_LABEL(FILE,NAME) \
1960 do { \
de857550 1961 fprintf (FILE, "\t%s\t ", GLOBAL_ASM_OP); \
79e68feb
RS
1962 assemble_name (FILE, NAME); \
1963 putc ('\n', FILE); \
1964 } while (0)
1965
1966/* This is how to output a reference to a user-level label named NAME.
1967 Override svr[34].h. */
1968#undef ASM_OUTPUT_LABELREF
1969#define ASM_OUTPUT_LABELREF(FILE,NAME) \
1970 { \
1971 if (! TARGET_NO_UNDERSCORES && ! VERSION_0300_SYNTAX) \
1972 fputc ('_', FILE); \
1973 fputs (NAME, FILE); \
1974 }
1975
1976/* This is how to output an internal numbered label where
1977 PREFIX is the class of label and NUM is the number within the class.
1978 For V.4, labels use `.' rather than `@'. */
1979
31c0c8ea 1980#undef ASM_OUTPUT_INTERNAL_LABEL
79e68feb
RS
1981#ifdef AS_BUG_DOT_LABELS /* The assembler requires a declaration of local. */
1982#define ASM_OUTPUT_INTERNAL_LABEL(FILE,PREFIX,NUM) \
de857550 1983 fprintf (FILE, VERSION_0300_SYNTAX ? ".%s%d:\n\t%s\t .%s%d\n" : "@%s%d:\n", \
79e68feb
RS
1984 PREFIX, NUM, INTERNAL_ASM_OP, PREFIX, NUM)
1985#else
1986#define ASM_OUTPUT_INTERNAL_LABEL(FILE,PREFIX,NUM) \
1987 fprintf (FILE, VERSION_0300_SYNTAX ? ".%s%d:\n" : "@%s%d:\n", PREFIX, NUM)
1988#endif /* AS_BUG_DOT_LABELS */
1989
1990/* This is how to store into the string LABEL
1991 the symbol_ref name of an internal numbered label where
1992 PREFIX is the class of label and NUM is the number within the class.
1993 This is suitable for output with `assemble_name'. This must agree
1994 with ASM_OUTPUT_INTERNAL_LABEL above, except for being prefixed
1995 with an `*'. */
1996
31c0c8ea 1997#undef ASM_GENERATE_INTERNAL_LABEL
79e68feb
RS
1998#define ASM_GENERATE_INTERNAL_LABEL(LABEL,PREFIX,NUM) \
1999 sprintf (LABEL, VERSION_0300_SYNTAX ? "*.%s%d" : "*@%s%d", PREFIX, NUM)
2000
2001/* Internal macro to get a single precision floating point value into
2002 an int, so we can print it's value in hex. */
2003#define FLOAT_TO_INT_INTERNAL( FVALUE, IVALUE ) \
2004 { union { \
2005 REAL_VALUE_TYPE d; \
2006 struct { \
2007 unsigned sign : 1; \
2008 unsigned exponent1 : 1; \
2009 unsigned exponent2 : 3; \
2010 unsigned exponent3 : 7; \
2011 unsigned mantissa1 : 20; \
2012 unsigned mantissa2 : 3; \
2013 unsigned mantissa3 : 29; \
2014 } s; \
2015 } _u; \
2016 \
2017 union { \
2018 int i; \
2019 struct { \
2020 unsigned sign : 1; \
2021 unsigned exponent1 : 1; \
2022 unsigned exponent3 : 7; \
2023 unsigned mantissa1 : 20; \
2024 unsigned mantissa2 : 3; \
2025 } s; \
2026 } _u2; \
2027 \
2028 _u.d = REAL_VALUE_TRUNCATE (SFmode, FVALUE); \
2029 _u2.s.sign = _u.s.sign; \
2030 _u2.s.exponent1 = _u.s.exponent1; \
2031 _u2.s.exponent3 = _u.s.exponent3; \
2032 _u2.s.mantissa1 = _u.s.mantissa1; \
2033 _u2.s.mantissa2 = _u.s.mantissa2; \
2034 IVALUE = _u2.i; \
2035 }
2036
2037/* This is how to output an assembler line defining a `double' constant.
2038 Use "word" pseudos to avoid printing NaNs, infinity, etc. */
2039#define ASM_OUTPUT_DOUBLE(FILE,VALUE) \
2040 do { \
2041 union { REAL_VALUE_TYPE d; long l[2]; } x; \
2042 x.d = (VALUE); \
de857550 2043 fprintf (FILE, "\t%s\t 0x%.8x, 0x%.8x\n", INT_ASM_OP, \
79e68feb
RS
2044 x.l[0], x.l[1]); \
2045 } while (0)
2046
2047/* This is how to output an assembler line defining a `float' constant. */
2048#define ASM_OUTPUT_FLOAT(FILE,VALUE) \
2049 do { \
2050 int i; \
2051 FLOAT_TO_INT_INTERNAL (VALUE, i); \
de857550 2052 fprintf (FILE, "\t%s\t 0x%.8x\n", INT_ASM_OP, i); \
79e68feb
RS
2053 } while (0)
2054
2055/* Likewise for `int', `short', and `char' constants. */
2056#define ASM_OUTPUT_INT(FILE,VALUE) \
de857550 2057( fprintf (FILE, "\t%s\t ", INT_ASM_OP), \
79e68feb
RS
2058 output_addr_const (FILE, (VALUE)), \
2059 fprintf (FILE, "\n"))
2060
2061#define ASM_OUTPUT_SHORT(FILE,VALUE) \
de857550 2062( fprintf (FILE, "\t%s\t ", SHORT_ASM_OP), \
79e68feb
RS
2063 output_addr_const (FILE, (VALUE)), \
2064 fprintf (FILE, "\n"))
2065
2066#define ASM_OUTPUT_CHAR(FILE,VALUE) \
de857550 2067( fprintf (FILE, "\t%s\t ", CHAR_ASM_OP), \
79e68feb
RS
2068 output_addr_const (FILE, (VALUE)), \
2069 fprintf (FILE, "\n"))
2070
2071/* This is how to output an assembler line for a numeric constant byte. */
2072#define ASM_OUTPUT_BYTE(FILE,VALUE) \
de857550 2073 fprintf (FILE, "\t%s\t 0x%x\n", CHAR_ASM_OP, (VALUE))
79e68feb 2074
668681ef 2075/* The single-byte pseudo-op is the default. Override svr[34].h. */
79e68feb 2076#undef ASM_BYTE_OP
668681ef 2077#define ASM_BYTE_OP "byte"
79e68feb
RS
2078#undef ASM_OUTPUT_ASCII
2079#define ASM_OUTPUT_ASCII(FILE, P, SIZE) \
a9c3f03a 2080 output_ascii (FILE, ASCII_DATA_ASM_OP, 48, P, SIZE)
79e68feb 2081
0d53ee39
TW
2082/* Override svr4.h. Change to the readonly data section for a table of
2083 addresses. final_scan_insn changes back to the text section. */
a0209f48 2084#undef ASM_OUTPUT_CASE_LABEL
0d53ee39
TW
2085#define ASM_OUTPUT_CASE_LABEL(FILE, PREFIX, NUM, TABLE) \
2086 do { \
2087 if (! CASE_VECTOR_INSNS) \
2c39ec40
TW
2088 { \
2089 readonly_data_section (); \
2090 ASM_OUTPUT_ALIGN (FILE, 2); \
2091 } \
0d53ee39
TW
2092 ASM_OUTPUT_INTERNAL_LABEL (FILE, PREFIX, NUM); \
2093 } while (0)
a0209f48 2094
79e68feb
RS
2095/* Epilogue for case labels. This jump instruction is called by casesi
2096 to transfer to the appropriate branch instruction within the table.
2097 The label `@L<n>e' is coined to mark the end of the table. */
2098#define ASM_OUTPUT_CASE_END(FILE, NUM, TABLE) \
2099 do { \
668681ef
TW
2100 if (CASE_VECTOR_INSNS) \
2101 { \
2102 char label[256]; \
2103 ASM_GENERATE_INTERNAL_LABEL (label, "L", NUM); \
2104 fprintf (FILE, "%se:\n", &label[1]); \
2105 if (! flag_delayed_branch) \
2106 fprintf (FILE, "\tlda\t %s,%s[%s]\n", reg_names[1], \
2107 reg_names[1], reg_names[m88k_case_index]); \
2108 fprintf (FILE, "\tjmp\t %s\n", reg_names[1]); \
2109 } \
79e68feb
RS
2110 } while (0)
2111
2112/* This is how to output an element of a case-vector that is absolute. */
2113#define ASM_OUTPUT_ADDR_VEC_ELT(FILE, VALUE) \
2114 do { \
2115 char buffer[256]; \
2116 ASM_GENERATE_INTERNAL_LABEL (buffer, "L", VALUE); \
668681ef
TW
2117 fprintf (FILE, CASE_VECTOR_INSNS ? "\tbr\t %s\n" : "\tword\t %s\n", \
2118 &buffer[1]); \
79e68feb
RS
2119 } while (0)
2120
2121/* This is how to output an element of a case-vector that is relative. */
2122#define ASM_OUTPUT_ADDR_DIFF_ELT(FILE, VALUE, REL) \
2123 ASM_OUTPUT_ADDR_VEC_ELT (FILE, VALUE)
2124
2125/* This is how to output an assembler line
2126 that says to advance the location counter
2127 to a multiple of 2**LOG bytes. */
2128#define ASM_OUTPUT_ALIGN(FILE,LOG) \
2129 if ((LOG) != 0) \
de857550 2130 fprintf (FILE, "\t%s\t %d\n", ALIGN_ASM_OP, 1<<(LOG))
79e68feb 2131
7ddb6885
TW
2132/* On the m88100, align the text address to half a cache boundary when it
2133 can only be reached by jumping. Pack code tightly when compiling
2134 crtstuff.c. */
ad4c6463 2135#define ASM_OUTPUT_ALIGN_CODE(FILE) \
7ddb6885
TW
2136 ASM_OUTPUT_ALIGN (FILE, \
2137 (TARGET_88100 && !flag_inhibit_size_directive ? 3 : 2))
79e68feb
RS
2138
2139/* Override svr[34].h. */
2140#undef ASM_OUTPUT_SKIP
2141#define ASM_OUTPUT_SKIP(FILE,SIZE) \
de857550 2142 fprintf (FILE, "\t%s\t %u\n", SKIP_ASM_OP, (SIZE))
79e68feb
RS
2143
2144/* Override svr4.h. */
2145#undef ASM_OUTPUT_EXTERNAL_LIBCALL
2146
2147/* This says how to output an assembler line to define a global common
2148 symbol. Size can be zero for the unusual case of a `struct { int : 0; }'.
2149 Override svr[34].h. */
2150#undef ASM_OUTPUT_COMMON
2151#undef ASM_OUTPUT_ALIGNED_COMMON
2152#define ASM_OUTPUT_COMMON(FILE, NAME, SIZE, ROUNDED) \
de857550
RS
2153( fprintf ((FILE), "\t%s\t ", \
2154 ((SIZE) ? (SIZE) : 1) <= m88k_gp_threshold ? SCOMM_ASM_OP : COMMON_ASM_OP), \
79e68feb
RS
2155 assemble_name ((FILE), (NAME)), \
2156 fprintf ((FILE), ",%u\n", (SIZE) ? (SIZE) : 1))
2157
de857550 2158/* This says how to output an assembler line to define a local common
79e68feb
RS
2159 symbol. Override svr[34].h. */
2160#undef ASM_OUTPUT_LOCAL
2161#undef ASM_OUTPUT_ALIGNED_LOCAL
2162#define ASM_OUTPUT_LOCAL(FILE, NAME, SIZE, ROUNDED) \
de857550 2163( fprintf ((FILE), "\t%s\t ", \
31c0c8ea 2164 ((SIZE) ? (SIZE) : 1) <= m88k_gp_threshold ? SBSS_ASM_OP : BSS_ASM_OP), \
79e68feb
RS
2165 assemble_name ((FILE), (NAME)), \
2166 fprintf ((FILE), ",%u,%d\n", (SIZE) ? (SIZE) : 1, (SIZE) <= 4 ? 4 : 8))
2167
2168/* Store in OUTPUT a string (made with alloca) containing
2169 an assembler-name for a local static variable named NAME.
2170 LABELNO is an integer which is different for each call. */
2171#define ASM_FORMAT_PRIVATE_NAME(OUTPUT, NAME, LABELNO) \
2172( (OUTPUT) = (char *) alloca (strlen ((NAME)) + 10), \
2173 sprintf ((OUTPUT), "%s.%d", (NAME), (LABELNO)))
2174
2175/* This is how to output an insn to push a register on the stack.
2176 It need not be very fast code. */
2177#define ASM_OUTPUT_REG_PUSH(FILE,REGNO) \
2178 fprintf (FILE, "\tsubu\t %s,%s,%d\n\tst\t %s,%s,0\n", \
2179 reg_names[STACK_POINTER_REGNUM], \
2180 reg_names[STACK_POINTER_REGNUM], \
2181 (STACK_BOUNDARY / BITS_PER_UNIT), \
2182 reg_names[REGNO], \
2183 reg_names[STACK_POINTER_REGNUM])
2184
c9b26f89
TW
2185/* Length in instructions of the code output by ASM_OUTPUT_REG_PUSH. */
2186#define REG_PUSH_LENGTH 2
2187
79e68feb
RS
2188/* This is how to output an insn to pop a register from the stack. */
2189#define ASM_OUTPUT_REG_POP(FILE,REGNO) \
2190 fprintf (FILE, "\tld\t %s,%s,0\n\taddu\t %s,%s,%d\n", \
2191 reg_names[REGNO], \
2192 reg_names[STACK_POINTER_REGNUM], \
2193 reg_names[STACK_POINTER_REGNUM], \
2194 reg_names[STACK_POINTER_REGNUM], \
2195 (STACK_BOUNDARY / BITS_PER_UNIT))
2196
c9b26f89
TW
2197/* Length in instructions of the code output by ASM_OUTPUT_REG_POP. */
2198#define REG_POP_LENGTH 2
2199
79e68feb
RS
2200/* Define the parentheses used to group arithmetic operations
2201 in assembler code. */
2202#define ASM_OPEN_PAREN "("
2203#define ASM_CLOSE_PAREN ")"
2204
2205/* Define results of standard character escape sequences. */
2206#define TARGET_BELL 007
2207#define TARGET_BS 010
2208#define TARGET_TAB 011
2209#define TARGET_NEWLINE 012
2210#define TARGET_VT 013
2211#define TARGET_FF 014
2212#define TARGET_CR 015
2213\f
2214/* Macros to deal with OCS debug information */
2215
2216#define OCS_START_PREFIX "Ltb"
2217#define OCS_END_PREFIX "Lte"
2218
2219#define PUT_OCS_FUNCTION_START(FILE) \
2220 { ASM_OUTPUT_INTERNAL_LABEL (FILE, OCS_START_PREFIX, m88k_function_number); }
2221
2222#define PUT_OCS_FUNCTION_END(FILE) \
2223 { ASM_OUTPUT_INTERNAL_LABEL (FILE, OCS_END_PREFIX, m88k_function_number); }
2224
2225/* Macros for debug information */
2226#define DEBUGGER_AUTO_OFFSET(X) \
2227 (m88k_debugger_offset (X, 0) \
2228 + (TARGET_OCS_FRAME_POSITION ? 0 : m88k_stack_size - m88k_fp_offset))
2229
2230#define DEBUGGER_ARG_OFFSET(OFFSET, X) \
2231 (m88k_debugger_offset (X, OFFSET) \
2232 + (TARGET_OCS_FRAME_POSITION ? 0 : m88k_stack_size - m88k_fp_offset))
2233
2234/* Macros to deal with SDB debug information */
2235#ifdef SDB_DEBUGGING_INFO
2236
2237/* Output structure tag names even when it causes a forward reference. */
2238#define SDB_ALLOW_FORWARD_REFERENCES
2239
2240/* Print out extra debug information in the assembler file */
2241#define PUT_SDB_SCL(a) \
2242 do { \
2243 register int s = (a); \
2244 register char *scl; \
2245 switch (s) \
2246 { \
2247 case C_EFCN: scl = "end of function"; break; \
2248 case C_NULL: scl = "NULL storage class"; break; \
2249 case C_AUTO: scl = "automatic"; break; \
2250 case C_EXT: scl = "external"; break; \
2251 case C_STAT: scl = "static"; break; \
2252 case C_REG: scl = "register"; break; \
2253 case C_EXTDEF: scl = "external definition"; break; \
2254 case C_LABEL: scl = "label"; break; \
2255 case C_ULABEL: scl = "undefined label"; break; \
2256 case C_MOS: scl = "structure member"; break; \
2257 case C_ARG: scl = "argument"; break; \
2258 case C_STRTAG: scl = "structure tag"; break; \
2259 case C_MOU: scl = "union member"; break; \
2260 case C_UNTAG: scl = "union tag"; break; \
2261 case C_TPDEF: scl = "typedef"; break; \
2262 case C_USTATIC: scl = "uninitialized static"; break; \
2263 case C_ENTAG: scl = "enumeration tag"; break; \
2264 case C_MOE: scl = "member of enumeration"; break; \
2265 case C_REGPARM: scl = "register parameter"; break; \
2266 case C_FIELD: scl = "bit field"; break; \
2267 case C_BLOCK: scl = "block start/end"; break; \
2268 case C_FCN: scl = "function start/end"; break; \
2269 case C_EOS: scl = "end of structure"; break; \
2270 case C_FILE: scl = "filename"; break; \
2271 case C_LINE: scl = "line"; break; \
2272 case C_ALIAS: scl = "duplicated tag"; break; \
2273 case C_HIDDEN: scl = "hidden"; break; \
2274 default: scl = "unknown"; break; \
2275 } \
2276 \
2277 fprintf(asm_out_file, "\tscl\t %d\t\t\t\t; %s\n", s, scl); \
2278 } while (0)
2279
2280#define PUT_SDB_TYPE(a) \
2281 do { \
2282 register int t = (a); \
2283 static char buffer[100]; \
2284 register char *p = buffer, *q; \
2285 register int typ = t; \
2286 register int i,d; \
2287 \
2288 for (i = 0; i <= 5; i++) \
2289 { \
2290 switch ((typ >> ((i*N_TSHIFT) + N_BTSHFT)) & 03) \
2291 { \
2292 case DT_PTR: \
2293 strcpy (p, "ptr to "); \
2294 p += sizeof("ptr to"); \
2295 break; \
2296 \
2297 case DT_ARY: \
2298 strcpy (p, "array of "); \
2299 p += sizeof("array of"); \
2300 break; \
2301 \
2302 case DT_FCN: \
2303 strcpy (p, "func ret "); \
2304 p += sizeof("func ret"); \
2305 break; \
2306 } \
2307 } \
2308 \
2309 switch (typ & N_BTMASK) \
2310 { \
2311 case T_NULL: q = "<no type>"; break; \
2312 case T_CHAR: q = "char"; break; \
2313 case T_SHORT: q = "short"; break; \
2314 case T_INT: q = "int"; break; \
2315 case T_LONG: q = "long"; break; \
2316 case T_FLOAT: q = "float"; break; \
2317 case T_DOUBLE: q = "double"; break; \
2318 case T_STRUCT: q = "struct"; break; \
2319 case T_UNION: q = "union"; break; \
2320 case T_ENUM: q = "enum"; break; \
2321 case T_MOE: q = "enum member"; break; \
2322 case T_UCHAR: q = "unsigned char"; break; \
2323 case T_USHORT: q = "unsigned short"; break; \
2324 case T_UINT: q = "unsigned int"; break; \
2325 case T_ULONG: q = "unsigned long"; break; \
2326 default: q = "void"; break; \
2327 } \
2328 \
2329 strcpy (p, q); \
2330 fprintf(asm_out_file, "\ttype\t %d\t\t\t\t; %s\n", \
2331 t, buffer); \
2332 } while (0)
2333
2334#define PUT_SDB_INT_VAL(a) \
2335 fprintf (asm_out_file, "\tval\t %d\n", (a))
2336
2337#define PUT_SDB_VAL(a) \
2338( fprintf (asm_out_file, "\tval\t "), \
2339 output_addr_const (asm_out_file, (a)), \
2340 fputc ('\n', asm_out_file))
2341
2342#define PUT_SDB_DEF(a) \
2343 do { fprintf (asm_out_file, "\tsdef\t "); \
2344 ASM_OUTPUT_LABELREF (asm_out_file, a); \
2345 fputc ('\n', asm_out_file); \
2346 } while (0)
2347
2348#define PUT_SDB_PLAIN_DEF(a) \
2349 fprintf(asm_out_file,"\tsdef\t .%s\n", a)
2350
2351/* Simply and endef now. */
2352#define PUT_SDB_ENDEF \
2353 fputs("\tendef\n\n", asm_out_file)
2354
2355#define PUT_SDB_SIZE(a) \
2356 fprintf (asm_out_file, "\tsize\t %d\n", (a))
2357
2358/* Max dimensions to store for debug information (limited by COFF). */
2359#define SDB_MAX_DIM 6
2360
2361/* New method for dim operations. */
2362#define PUT_SDB_START_DIM \
2363 fputs("\tdim\t ", asm_out_file)
2364
2365/* How to end the DIM sequence. */
2366#define PUT_SDB_LAST_DIM(a) \
2367 fprintf(asm_out_file, "%d\n", a)
2368
2369#define PUT_SDB_TAG(a) \
2370 do { \
2371 fprintf (asm_out_file, "\ttag\t "); \
2372 ASM_OUTPUT_LABELREF (asm_out_file, a); \
2373 fputc ('\n', asm_out_file); \
2374 } while( 0 )
2375
2376#define PUT_SDB_BLOCK_OR_FUNCTION(NAME, SCL, LINE) \
2377 do { \
2378 fprintf (asm_out_file, "\n\tsdef\t %s\n\tval\t .\n", \
2379 NAME); \
2380 PUT_SDB_SCL( SCL ); \
2381 fprintf (asm_out_file, "\tline\t %d\n\tendef\n\n", \
2382 (LINE)); \
2383 } while (0)
2384
2385#define PUT_SDB_BLOCK_START(LINE) \
2386 PUT_SDB_BLOCK_OR_FUNCTION (".bb", C_BLOCK, (LINE))
2387
2388#define PUT_SDB_BLOCK_END(LINE) \
2389 PUT_SDB_BLOCK_OR_FUNCTION (".eb", C_BLOCK, (LINE))
2390
2391#define PUT_SDB_FUNCTION_START(LINE) \
2392 do { \
2393 fprintf (asm_out_file, "\tln\t 1\n"); \
2394 PUT_SDB_BLOCK_OR_FUNCTION (".bf", C_FCN, (LINE)); \
2395 } while (0)
2396
2397#define PUT_SDB_FUNCTION_END(LINE) \
2398 do { \
2399 PUT_SDB_BLOCK_OR_FUNCTION (".ef", C_FCN, (LINE)); \
2400 } while (0)
2401
2402#define PUT_SDB_EPILOGUE_END(NAME) \
2403 do { \
2404 text_section (); \
2405 fprintf (asm_out_file, "\n\tsdef\t "); \
2406 ASM_OUTPUT_LABELREF(asm_out_file, (NAME)); \
2407 fputc('\n', asm_out_file); \
2408 PUT_SDB_SCL( C_EFCN ); \
2409 fprintf (asm_out_file, "\tendef\n\n"); \
2410 } while (0)
2411
2412#define SDB_GENERATE_FAKE(BUFFER, NUMBER) \
2413 sprintf ((BUFFER), ".%dfake", (NUMBER));
2414
2415#endif /* SDB_DEBUGGING_INFO */
2416\f
2417/* Support const and tdesc sections. Generally, a const section will
2418 be distinct from the text section whenever we do V.4-like things
2419 and so follows DECLARE_ASM_NAME. Note that strings go in text
2420 rather than const. Override svr[34].h. */
2421
2422#undef USE_CONST_SECTION
2423#undef EXTRA_SECTIONS
2424
2425#define USE_CONST_SECTION DECLARE_ASM_NAME
2426
3623e712 2427#if defined(USING_SVR4_H)
79e68feb
RS
2428
2429#define EXTRA_SECTIONS in_const, in_tdesc, in_sdata, in_ctors, in_dtors
2430#define INIT_SECTION_FUNCTION
2431#define FINI_SECTION_FUNCTION
2432
1039fa46
TW
2433#else
2434#if defined(USING_SVR3_H)
79e68feb 2435
f63ce4f8
TW
2436#define EXTRA_SECTIONS in_const, in_tdesc, in_sdata, in_ctors, in_dtors, \
2437 in_init, in_fini
79e68feb
RS
2438
2439#else /* m88kluna or other not based on svr[34].h. */
2440
17c672d7 2441#undef INIT_SECTION_ASM_OP
79e68feb
RS
2442#define EXTRA_SECTIONS in_const, in_tdesc, in_sdata
2443#define CONST_SECTION_FUNCTION \
2444void \
2445const_section () \
2446{ \
2447 text_section(); \
2448}
2449#define CTORS_SECTION_FUNCTION
2450#define DTORS_SECTION_FUNCTION
2451#define INIT_SECTION_FUNCTION
2452#define FINI_SECTION_FUNCTION
2453
1039fa46 2454#endif /* USING_SVR3_H */
d034f929 2455#endif /* USING_SVR4_H */
79e68feb
RS
2456
2457#undef EXTRA_SECTION_FUNCTIONS
2458#define EXTRA_SECTION_FUNCTIONS \
2459 CONST_SECTION_FUNCTION \
2460 \
2461void \
2462tdesc_section () \
2463{ \
2464 if (in_section != in_tdesc) \
2465 { \
2466 fprintf (asm_out_file, "%s\n", TDESC_SECTION_ASM_OP); \
2467 in_section = in_tdesc; \
2468 } \
2469} \
2470 \
2471void \
2472sdata_section () \
2473{ \
2474 if (in_section != in_sdata) \
2475 { \
2476 fprintf (asm_out_file, "%s\n", SDATA_SECTION_ASM_OP); \
2477 in_section = in_sdata; \
2478 } \
2479} \
2480 \
2481 CTORS_SECTION_FUNCTION \
2482 DTORS_SECTION_FUNCTION \
2483 INIT_SECTION_FUNCTION \
2484 FINI_SECTION_FUNCTION
2485
79e68feb
RS
2486/* A C statement or statements to switch to the appropriate
2487 section for output of DECL. DECL is either a `VAR_DECL' node
2488 or a constant of some sort. RELOC indicates whether forming
2489 the initial value of DECL requires link-time relocations.
2490
2491 For strings, the section is selected before the segment info is encoded. */
2492#undef SELECT_SECTION
2493#define SELECT_SECTION(DECL,RELOC) \
2494{ \
2495 if (TREE_CODE (DECL) == STRING_CST) \
2496 { \
2497 if (! flag_writable_strings) \
2498 const_section (); \
2499 else if (m88k_gp_threshold > 0 \
2500 && TREE_STRING_LENGTH (DECL) <= m88k_gp_threshold) \
2501 sdata_section (); \
2502 else \
2503 data_section (); \
2504 } \
2505 else if (TREE_CODE (DECL) == VAR_DECL) \
2506 { \
2507 if (SYMBOL_REF_FLAG (XEXP (DECL_RTL (DECL), 0))) \
2508 sdata_section (); \
2509 else if ((flag_pic && RELOC) \
2510 || !TREE_READONLY (DECL) || TREE_SIDE_EFFECTS (DECL)) \
2511 data_section (); \
2512 else \
2513 const_section (); \
2514 } \
2515 else \
2516 const_section (); \
2517}
2518
0d53ee39
TW
2519/* Jump tables consist of branch instructions and should be output in
2520 the text section. When we use a table of addresses, we explicitly
2521 change to the readonly data section. */
2522#define JUMP_TABLES_IN_TEXT_SECTION 1
2523
79e68feb
RS
2524/* Define this macro if references to a symbol must be treated differently
2525 depending on something about the variable or function named by the
2526 symbol (such as what section it is in).
2527
2528 The macro definition, if any, is executed immediately after the rtl for
2529 DECL has been created and stored in `DECL_RTL (DECL)'. The value of the
2530 rtl will be a `mem' whose address is a `symbol_ref'.
2531
2532 For the m88k, determine if the item should go in the global pool. */
2533#define ENCODE_SECTION_INFO(DECL) \
2534 do { \
2535 if (m88k_gp_threshold > 0) \
2536 if (TREE_CODE (DECL) == VAR_DECL) \
2537 { \
2538 if (!TREE_READONLY (DECL) || TREE_SIDE_EFFECTS (DECL)) \
2539 { \
2540 int size = int_size_in_bytes (TREE_TYPE (DECL)); \
2541 \
2542 if (size > 0 && size <= m88k_gp_threshold) \
2543 SYMBOL_REF_FLAG (XEXP (DECL_RTL (DECL), 0)) = 1; \
2544 } \
2545 } \
2546 else if (TREE_CODE (DECL) == STRING_CST \
2547 && flag_writable_strings \
2548 && TREE_STRING_LENGTH (DECL) <= m88k_gp_threshold) \
2549 SYMBOL_REF_FLAG (XEXP (TREE_CST_RTL (DECL), 0)) = 1; \
2550 } while (0)
2551\f
2552/* Print operand X (an rtx) in assembler syntax to file FILE.
2553 CODE is a letter or dot (`z' in `%z0') or 0 if no letter was specified.
2554 For `%' followed by punctuation, CODE is the punctuation and X is null. */
2555#define PRINT_OPERAND_PUNCT_VALID_P(c) \
2556 ((c) == '#' || (c) == '.' || (c) == '!' || (c) == '*' || (c) == ';')
2557
2558#define PRINT_OPERAND(FILE, X, CODE) print_operand (FILE, X, CODE)
2559
2560/* Print a memory address as an operand to reference that memory location. */
2561#define PRINT_OPERAND_ADDRESS(FILE, ADDR) print_operand_address (FILE, ADDR)
This page took 0.385339 seconds and 5 git commands to generate.