]> gcc.gnu.org Git - gcc.git/blame - gcc/config/m32r/m32r.h
Daily bump.
[gcc.git] / gcc / config / m32r / m32r.h
CommitLineData
18543a22 1/* Definitions of target machine for GNU compiler, Mitsubishi M32R cpu.
e03f5d43 2 Copyright (C) 1996, 1997, 1998, 1999, 2000, 2001, 2002
cf011243 3 Free Software Foundation, Inc.
8c5ca3b9
DE
4
5This file is part of GNU CC.
6
7GNU CC is free software; you can redistribute it and/or modify
8it under the terms of the GNU General Public License as published by
9the Free Software Foundation; either version 2, or (at your option)
10any later version.
11
12GNU CC is distributed in the hope that it will be useful,
13but WITHOUT ANY WARRANTY; without even the implied warranty of
14MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
15GNU General Public License for more details.
16
17You should have received a copy of the GNU General Public License
18along with GNU CC; see the file COPYING. If not, write to
19the Free Software Foundation, 59 Temple Place - Suite 330,
20Boston, MA 02111-1307, USA. */
21
22/* Things to do:
23- longlong.h?
24*/
25
8c5ca3b9
DE
26#undef SWITCH_TAKES_ARG
27#undef WORD_SWITCH_TAKES_ARG
28#undef HANDLE_SYSV_PRAGMA
29#undef SIZE_TYPE
30#undef PTRDIFF_TYPE
31#undef WCHAR_TYPE
32#undef WCHAR_TYPE_SIZE
33#undef ASM_FILE_START
34#undef ASM_OUTPUT_EXTERNAL_LIBCALL
56e2e762
NC
35#undef TARGET_VERSION
36#undef CPP_SPEC
37#undef ASM_SPEC
38#undef LINK_SPEC
39#undef STARTFILE_SPEC
40#undef ENDFILE_SPEC
41#undef SUBTARGET_SWITCHES
8c5ca3b9 42\f
de41e41c
BE
43
44/* M32R/X overrides. */
45/* Print subsidiary information on the compiler version in use. */
46#define TARGET_VERSION fprintf (stderr, " (m32r/x)");
47
48/* Additional flags for the preprocessor. */
49#define CPP_CPU_SPEC "%{m32rx:-D__M32RX__} %{m32r:-U__M32RX__}"
50
51/* Assembler switches. */
52#define ASM_CPU_SPEC \
53"%{m32r} %{m32rx} %{!O0: %{O*: -O}} --no-warn-explicit-parallel-conflicts"
54
55/* Use m32rx specific crt0/crtinit/crtfini files. */
56#define STARTFILE_CPU_SPEC "%{!shared:crt0.o%s} %{m32rx:m32rx/crtinit.o%s} %{!m32rx:crtinit.o%s}"
57#define ENDFILE_CPU_SPEC "-lgloss %{m32rx:m32rx/crtfini.o%s} %{!m32rx:crtfini.o%s}"
58
59/* Extra machine dependent switches. */
60#define SUBTARGET_SWITCHES \
61 { "32rx", TARGET_M32RX_MASK, "Compile for the m32rx" }, \
62 { "32r", -TARGET_M32RX_MASK, "" },
63
64/* Define this macro as a C expression for the initializer of an array of
65 strings to tell the driver program which options are defaults for this
66 target and thus do not need to be handled specially when using
67 `MULTILIB_OPTIONS'. */
68#define SUBTARGET_MULTILIB_DEFAULTS , "m32r"
69
70/* Number of additional registers the subtarget defines. */
71#define SUBTARGET_NUM_REGISTERS 1
72
73/* 1 for registers that cannot be allocated. */
74#define SUBTARGET_FIXED_REGISTERS , 1
75
76/* 1 for registers that are not available across function calls. */
77#define SUBTARGET_CALL_USED_REGISTERS , 1
78
79/* Order to allocate model specific registers. */
80#define SUBTARGET_REG_ALLOC_ORDER , 19
81
82/* Registers which are accumulators. */
83#define SUBTARGET_REG_CLASS_ACCUM 0x80000
84
85/* All registers added. */
86#define SUBTARGET_REG_CLASS_ALL SUBTARGET_REG_CLASS_ACCUM
87
88/* Additional accumulator registers. */
89#define SUBTARGET_ACCUM_P(REGNO) ((REGNO) == 19)
90
91/* Define additional register names. */
92#define SUBTARGET_REGISTER_NAMES , "a1"
93/* end M32R/X overrides. */
94
8c5ca3b9 95/* Print subsidiary information on the compiler version in use. */
56e2e762 96#ifndef TARGET_VERSION
8c5ca3b9 97#define TARGET_VERSION fprintf (stderr, " (m32r)")
56e2e762 98#endif
2b7972b0 99
8c5ca3b9
DE
100/* Switch Recognition by gcc.c. Add -G xx support */
101
56e2e762 102#undef SWITCH_TAKES_ARG
8c5ca3b9
DE
103#define SWITCH_TAKES_ARG(CHAR) \
104(DEFAULT_SWITCH_TAKES_ARG (CHAR) || (CHAR) == 'G')
105
106/* Names to predefine in the preprocessor for this target machine. */
107/* __M32R__ is defined by the existing compiler so we use that. */
2b57e919 108#define CPP_PREDEFINES "-Acpu=m32r -Amachine=m32r -D__M32R__"
8c5ca3b9 109
56e2e762
NC
110/* This macro defines names of additional specifications to put in the specs
111 that can be used in various specifications like CC1_SPEC. Its definition
112 is an initializer with a subgrouping for each command option.
8c5ca3b9 113
56e2e762
NC
114 Each subgrouping contains a string constant, that defines the
115 specification name, and a string constant that used by the GNU CC driver
116 program.
8c5ca3b9 117
56e2e762 118 Do not define this macro if it does not need to do anything. */
2b7972b0 119
56e2e762
NC
120#ifndef SUBTARGET_EXTRA_SPECS
121#define SUBTARGET_EXTRA_SPECS
8c5ca3b9
DE
122#endif
123
56e2e762
NC
124#ifndef ASM_CPU_SPEC
125#define ASM_CPU_SPEC ""
126#endif
8c5ca3b9 127
56e2e762
NC
128#ifndef CPP_CPU_SPEC
129#define CPP_CPU_SPEC ""
130#endif
131
132#ifndef CC1_CPU_SPEC
133#define CC1_CPU_SPEC ""
134#endif
135
136#ifndef LINK_CPU_SPEC
137#define LINK_CPU_SPEC ""
138#endif
139
140#ifndef STARTFILE_CPU_SPEC
141#define STARTFILE_CPU_SPEC "%{!shared:crt0.o%s} crtinit.o%s"
142#endif
143
144#ifndef ENDFILE_CPU_SPEC
145#define ENDFILE_CPU_SPEC "-lgloss crtfini.o%s"
146#endif
147
148#ifndef RELAX_SPEC
8c5ca3b9 149#if 0 /* not supported yet */
56e2e762 150#define RELAX_SPEC "%{mrelax:-relax}"
8c5ca3b9 151#else
56e2e762
NC
152#define RELAX_SPEC ""
153#endif
8c5ca3b9
DE
154#endif
155
56e2e762
NC
156#define EXTRA_SPECS \
157 { "asm_cpu", ASM_CPU_SPEC }, \
158 { "cpp_cpu", CPP_CPU_SPEC }, \
159 { "cc1_cpu", CC1_CPU_SPEC }, \
160 { "link_cpu", LINK_CPU_SPEC }, \
161 { "startfile_cpu", STARTFILE_CPU_SPEC }, \
162 { "endfile_cpu", ENDFILE_CPU_SPEC }, \
163 { "relax", RELAX_SPEC }, \
164 SUBTARGET_EXTRA_SPECS
8c5ca3b9 165
56e2e762 166#define CC1_SPEC "%{G*} %(cc1_cpu)"
2b7972b0 167
56e2e762
NC
168/* Options to pass on to the assembler. */
169#undef ASM_SPEC
170#define ASM_SPEC "%{v} %(asm_cpu) %(relax)"
171
172#undef ASM_FINAL_SPEC
173
174#define LINK_SPEC "%{v} %(link_cpu) %(relax)"
175
176#undef STARTFILE_SPEC
177#define STARTFILE_SPEC "%(startfile_cpu)"
178
179#undef ENDFILE_SPEC
180#define ENDFILE_SPEC "%(endfile_cpu)"
8c5ca3b9
DE
181
182#undef LIB_SPEC
183\f
184/* Run-time compilation parameters selecting different hardware subsets. */
185
186extern int target_flags;
187
188/* If non-zero, tell the linker to do relaxing.
189 We don't do anything with the option, other than recognize it.
190 LINK_SPEC handles passing -relax to the linker.
191 This can cause incorrect debugging information as line numbers may
192 turn out wrong. This shouldn't be specified unless accompanied with -O2
193 [where the user expects debugging information to be less accurate]. */
56e2e762 194#define TARGET_RELAX_MASK (1 << 0)
8c5ca3b9
DE
195
196/* For miscellaneous debugging purposes. */
56e2e762
NC
197#define TARGET_DEBUG_MASK (1 << 1)
198#define TARGET_DEBUG (target_flags & TARGET_DEBUG_MASK)
8c5ca3b9
DE
199
200/* Align loops to 32 byte boundaries (cache line size). */
201/* ??? This option is experimental and is not documented. */
56e2e762
NC
202#define TARGET_ALIGN_LOOPS_MASK (1 << 2)
203#define TARGET_ALIGN_LOOPS (target_flags & TARGET_ALIGN_LOOPS_MASK)
8c5ca3b9 204
56e2e762 205/* Change issue rate. */
c237e94a
ZW
206#define TARGET_LOW_ISSUE_RATE_MASK (1 << 3)
207#define TARGET_LOW_ISSUE_RATE (target_flags & TARGET_LOW_ISSUE_RATE_MASK)
8c5ca3b9 208
56e2e762
NC
209/* Change branch cost */
210#define TARGET_BRANCH_COST_MASK (1 << 4)
211#define TARGET_BRANCH_COST (target_flags & TARGET_BRANCH_COST_MASK)
2b7972b0 212
56e2e762
NC
213/* Target machine to compile for. */
214#define TARGET_M32R 1
2b7972b0 215
de41e41c
BE
216/* Support extended instruction set. */
217#define TARGET_M32RX_MASK (1 << 5)
218#define TARGET_M32RX (target_flags & TARGET_M32RX_MASK)
219#undef TARGET_M32R
220#define TARGET_M32R (! TARGET_M32RX)
221
8c5ca3b9
DE
222/* Macro to define tables used to set the flags.
223 This is a list in braces of pairs in braces,
224 each pair being { "NAME", VALUE }
225 where VALUE is the bits to set or minus the bits to clear.
226 An empty string NAME is used to identify the default VALUE. */
227
56e2e762 228#ifndef SUBTARGET_SWITCHES
8c5ca3b9 229#define SUBTARGET_SWITCHES
56e2e762 230#endif
8c5ca3b9 231
56e2e762
NC
232#ifndef TARGET_DEFAULT
233#define TARGET_DEFAULT 0
234#endif
8c5ca3b9 235
56e2e762
NC
236#define TARGET_SWITCHES \
237{ \
238/* { "relax", TARGET_RELAX_MASK, "" }, \
239 { "no-relax", -TARGET_RELAX_MASK, "" },*/ \
240 { "debug", TARGET_DEBUG_MASK, \
047142d3 241 N_("Display compile time statistics") }, \
56e2e762 242 { "align-loops", TARGET_ALIGN_LOOPS_MASK, \
047142d3 243 N_("Align all loops to 32 byte boundary") }, \
56e2e762 244 { "no-align-loops", -TARGET_ALIGN_LOOPS_MASK, "" }, \
c237e94a 245 { "issue-rate=1", TARGET_LOW_ISSUE_RATE_MASK, \
047142d3 246 N_("Only issue one instruction per cycle") }, \
c237e94a 247 { "issue-rate=2", -TARGET_LOW_ISSUE_RATE_MASK, "" }, \
56e2e762 248 { "branch-cost=1", TARGET_BRANCH_COST_MASK, \
047142d3 249 N_("Prefer branches over conditional execution") }, \
56e2e762
NC
250 { "branch-cost=2", -TARGET_BRANCH_COST_MASK, "" }, \
251 SUBTARGET_SWITCHES \
252 { "", TARGET_DEFAULT, "" } \
253}
8c5ca3b9 254
56e2e762
NC
255extern const char * m32r_model_string;
256extern const char * m32r_sdata_string;
2b7972b0 257
56e2e762
NC
258#ifndef SUBTARGET_OPTIONS
259#define SUBTARGET_OPTIONS
260#endif
2b7972b0 261
56e2e762
NC
262#define TARGET_OPTIONS \
263{ \
047142d3
PT
264 { "model=", & m32r_model_string, \
265 N_("Code size: small, medium or large") }, \
266 { "sdata=", & m32r_sdata_string, \
267 N_("Small data area: none, sdata, use") } \
56e2e762 268 SUBTARGET_OPTIONS \
8c5ca3b9
DE
269}
270
271/* Code Models
272
273 Code models are used to select between two choices of two separate
274 possibilities (address space size, call insn to use):
275
276 small: addresses use 24 bits, use bl to make calls
277 medium: addresses use 32 bits, use bl to make calls (*1)
278 large: addresses use 32 bits, use seth/add3/jl to make calls (*2)
279
280 The fourth is "addresses use 24 bits, use seth/add3/jl to make calls" but
281 using this one doesn't make much sense.
282
283 (*1) The linker may eventually be able to relax seth/add3 -> ld24.
284 (*2) The linker may eventually be able to relax seth/add3/jl -> bl.
285
286 Internally these are recorded as TARGET_ADDR{24,32} and
287 TARGET_CALL{26,32}.
288
289 The __model__ attribute can be used to select the code model to use when
290 accessing particular objects. */
291
292enum m32r_model { M32R_MODEL_SMALL, M32R_MODEL_MEDIUM, M32R_MODEL_LARGE };
293
294extern enum m32r_model m32r_model;
295#define TARGET_MODEL_SMALL (m32r_model == M32R_MODEL_SMALL)
296#define TARGET_MODEL_MEDIUM (m32r_model == M32R_MODEL_MEDIUM)
297#define TARGET_MODEL_LARGE (m32r_model == M32R_MODEL_LARGE)
298#define TARGET_ADDR24 (m32r_model == M32R_MODEL_SMALL)
299#define TARGET_ADDR32 (! TARGET_ADDR24)
300#define TARGET_CALL26 (! TARGET_CALL32)
301#define TARGET_CALL32 (m32r_model == M32R_MODEL_LARGE)
302
303/* The default is the small model. */
56e2e762 304#ifndef M32R_MODEL_DEFAULT
8c5ca3b9 305#define M32R_MODEL_DEFAULT "small"
56e2e762 306#endif
8c5ca3b9
DE
307
308/* Small Data Area
309
310 The SDA consists of sections .sdata, .sbss, and .scommon.
311 .scommon isn't a real section, symbols in it have their section index
312 set to SHN_M32R_SCOMMON, though support for it exists in the linker script.
313
314 Two switches control the SDA:
315
316 -G NNN - specifies the maximum size of variable to go in the SDA
317
318 -msdata=foo - specifies how such variables are handled
319
320 -msdata=none - small data area is disabled
321
322 -msdata=sdata - small data goes in the SDA, special code isn't
323 generated to use it, and special relocs aren't
324 generated
325
326 -msdata=use - small data goes in the SDA, special code is generated
327 to use the SDA and special relocs are generated
328
329 The SDA is not multilib'd, it isn't necessary.
330 MULTILIB_EXTRA_OPTS is set in tmake_file to -msdata=sdata so multilib'd
331 libraries have small data in .sdata/SHN_M32R_SCOMMON so programs that use
332 -msdata=use will successfully link with them (references in header files
333 will cause the compiler to emit code that refers to library objects in
334 .data). ??? There can be a problem if the user passes a -G value greater
335 than the default and a library object in a header file is that size.
336 The default is 8 so this should be rare - if it occurs the user
337 is required to rebuild the libraries or use a smaller value for -G.
338*/
339
340/* Maximum size of variables that go in .sdata/.sbss.
341 The -msdata=foo switch also controls how small variables are handled. */
56e2e762 342#ifndef SDATA_DEFAULT_SIZE
8c5ca3b9 343#define SDATA_DEFAULT_SIZE 8
56e2e762 344#endif
8c5ca3b9
DE
345
346extern int g_switch_value; /* value of the -G xx switch */
347extern int g_switch_set; /* whether -G xx was passed. */
348
349enum m32r_sdata { M32R_SDATA_NONE, M32R_SDATA_SDATA, M32R_SDATA_USE };
350
351extern enum m32r_sdata m32r_sdata;
352#define TARGET_SDATA_NONE (m32r_sdata == M32R_SDATA_NONE)
353#define TARGET_SDATA_SDATA (m32r_sdata == M32R_SDATA_SDATA)
354#define TARGET_SDATA_USE (m32r_sdata == M32R_SDATA_USE)
355
356/* Default is to disable the SDA
357 [for upward compatibility with previous toolchains]. */
56e2e762 358#ifndef M32R_SDATA_DEFAULT
8c5ca3b9 359#define M32R_SDATA_DEFAULT "none"
56e2e762 360#endif
8c5ca3b9
DE
361
362/* Define this macro as a C expression for the initializer of an array of
2b7972b0 363 strings to tell the driver program which options are defaults for this
8c5ca3b9
DE
364 target and thus do not need to be handled specially when using
365 `MULTILIB_OPTIONS'. */
56e2e762
NC
366#ifndef SUBTARGET_MULTILIB_DEFAULTS
367#define SUBTARGET_MULTILIB_DEFAULTS
368#endif
369
370#ifndef MULTILIB_DEFAULTS
371#define MULTILIB_DEFAULTS { "mmodel=small" SUBTARGET_MULTILIB_DEFAULTS }
372#endif
8c5ca3b9
DE
373
374/* Sometimes certain combinations of command options do not make
375 sense on a particular target machine. You can define a macro
376 `OVERRIDE_OPTIONS' to take account of this. This macro, if
377 defined, is executed once just after all the command options have
378 been parsed.
379
380 Don't use this macro to turn on various extra optimizations for
381 `-O'. That is what `OPTIMIZATION_OPTIONS' is for. */
382
56e2e762
NC
383#ifndef SUBTARGET_OVERRIDE_OPTIONS
384#define SUBTARGET_OVERRIDE_OPTIONS
385#endif
386
387#define OVERRIDE_OPTIONS \
388 do \
389 { \
390 /* These need to be done at start up. \
391 It's convenient to do them here. */ \
392 m32r_init (); \
393 SUBTARGET_OVERRIDE_OPTIONS \
394 } \
395 while (0)
396
397#ifndef SUBTARGET_OPTIMIZATION_OPTIONS
398#define SUBTARGET_OPTIMIZATION_OPTIONS
399#endif
400
401#define OPTIMIZATION_OPTIONS(LEVEL, SIZE) \
402 do \
403 { \
404 if (LEVEL == 1) \
405 flag_regmove = TRUE; \
406 \
407 if (SIZE) \
408 { \
409 flag_omit_frame_pointer = TRUE; \
410 flag_strength_reduce = FALSE; \
411 } \
412 \
413 SUBTARGET_OPTIMIZATION_OPTIONS \
414 } \
415 while (0)
8c5ca3b9
DE
416
417/* Define this macro if debugging can be performed even without a
418 frame pointer. If this macro is defined, GNU CC will turn on the
419 `-fomit-frame-pointer' option whenever `-O' is specified. */
420#define CAN_DEBUG_WITHOUT_FP
421\f
422/* Target machine storage layout. */
423
8c5ca3b9
DE
424/* Define this if most significant bit is lowest numbered
425 in instructions that operate on numbered bit-fields. */
426#define BITS_BIG_ENDIAN 1
427
428/* Define this if most significant byte of a word is the lowest numbered. */
429#define BYTES_BIG_ENDIAN 1
430
431/* Define this if most significant word of a multiword number is the lowest
432 numbered. */
433#define WORDS_BIG_ENDIAN 1
434
435/* Define this macro if WORDS_BIG_ENDIAN is not constant. This must
436 be a constant value with the same meaning as WORDS_BIG_ENDIAN,
437 which will be used only when compiling libgcc2.c. Typically the
438 value will be set based on preprocessor defines. */
439/*#define LIBGCC2_WORDS_BIG_ENDIAN 1*/
440
8c5ca3b9
DE
441/* Width of a word, in units (bytes). */
442#define UNITS_PER_WORD 4
443
444/* Define this macro if it is advisable to hold scalars in registers
445 in a wider mode than that declared by the program. In such cases,
446 the value is constrained to be within the bounds of the declared
447 type, but kept valid in the wider mode. The signedness of the
448 extension may differ from that of the type. */
56e2e762
NC
449#define PROMOTE_MODE(MODE, UNSIGNEDP, TYPE) \
450 if (GET_MODE_CLASS (MODE) == MODE_INT \
451 && GET_MODE_SIZE (MODE) < UNITS_PER_WORD) \
452 { \
453 (MODE) = SImode; \
454 }
8c5ca3b9
DE
455
456/* Define this macro if the promotion described by `PROMOTE_MODE'
457 should also be done for outgoing function arguments. */
458/*#define PROMOTE_FUNCTION_ARGS*/
459
460/* Likewise, if the function return value is promoted.
461 If defined, FUNCTION_VALUE must perform the same promotions done by
462 PROMOTE_MODE. */
463/*#define PROMOTE_FUNCTION_RETURN*/
464
8c5ca3b9
DE
465/* Allocation boundary (in *bits*) for storing arguments in argument list. */
466#define PARM_BOUNDARY 32
467
468/* Boundary (in *bits*) on which stack pointer should be aligned. */
469#define STACK_BOUNDARY 32
470
471/* ALIGN FRAMES on word boundaries */
472#define M32R_STACK_ALIGN(LOC) (((LOC)+3) & ~3)
473
474/* Allocation boundary (in *bits*) for the code of a function. */
475#define FUNCTION_BOUNDARY 32
476
477/* Alignment of field after `int : 0' in a structure. */
478#define EMPTY_FIELD_BOUNDARY 32
479
480/* Every structure's size must be a multiple of this. */
481#define STRUCTURE_SIZE_BOUNDARY 8
482
483/* A bitfield declared as `int' forces `int' alignment for the struct. */
484#define PCC_BITFIELD_TYPE_MATTERS 1
485
486/* No data type wants to be aligned rounder than this. */
487#define BIGGEST_ALIGNMENT 32
488
489/* The best alignment to use in cases where we have a choice. */
490#define FASTEST_ALIGNMENT 32
491
492/* Make strings word-aligned so strcpy from constants will be faster. */
56e2e762 493#define CONSTANT_ALIGNMENT(EXP, ALIGN) \
8c5ca3b9
DE
494 ((TREE_CODE (EXP) == STRING_CST \
495 && (ALIGN) < FASTEST_ALIGNMENT) \
496 ? FASTEST_ALIGNMENT : (ALIGN))
497
498/* Make arrays of chars word-aligned for the same reasons. */
56e2e762
NC
499#define DATA_ALIGNMENT(TYPE, ALIGN) \
500 (TREE_CODE (TYPE) == ARRAY_TYPE \
501 && TYPE_MODE (TREE_TYPE (TYPE)) == QImode \
8c5ca3b9
DE
502 && (ALIGN) < FASTEST_ALIGNMENT ? FASTEST_ALIGNMENT : (ALIGN))
503
504/* Set this nonzero if move instructions will actually fail to work
505 when given unaligned data. */
506#define STRICT_ALIGNMENT 1
507\f
508/* Layout of source language data types. */
509
510#define SHORT_TYPE_SIZE 16
511#define INT_TYPE_SIZE 32
512#define LONG_TYPE_SIZE 32
513#define LONG_LONG_TYPE_SIZE 64
514#define FLOAT_TYPE_SIZE 32
515#define DOUBLE_TYPE_SIZE 64
516#define LONG_DOUBLE_TYPE_SIZE 64
517
518/* Define this as 1 if `char' should by default be signed; else as 0. */
519#define DEFAULT_SIGNED_CHAR 1
520
521#define SIZE_TYPE "long unsigned int"
522#define PTRDIFF_TYPE "long int"
523#define WCHAR_TYPE "short unsigned int"
524#define WCHAR_TYPE_SIZE 16
8c5ca3b9
DE
525\f
526/* Standard register usage. */
527
528/* Number of actual hardware registers.
529 The hardware registers are assigned numbers for the compiler
530 from 0 to just below FIRST_PSEUDO_REGISTER.
531 All registers that the compiler knows about must be given numbers,
532 even those that are not normally considered general registers. */
56e2e762
NC
533
534#define M32R_NUM_REGISTERS 19
535
536#ifndef SUBTARGET_NUM_REGISTERS
537#define SUBTARGET_NUM_REGISTERS 0
538#endif
539
540#define FIRST_PSEUDO_REGISTER (M32R_NUM_REGISTERS + SUBTARGET_NUM_REGISTERS)
2b7972b0 541
8c5ca3b9
DE
542/* 1 for registers that have pervasive standard uses
543 and are not available for the register allocator.
544
545 0-3 - arguments/results
546 4-5 - call used [4 is used as a tmp during prologue/epilogue generation]
547 6 - call used, gptmp
548 7 - call used, static chain pointer
549 8-11 - call saved
550 12 - call saved [reserved for global pointer]
551 13 - frame pointer
552 14 - subroutine link register
553 15 - stack pointer
554 16 - arg pointer
555 17 - carry flag
56e2e762 556 18 - accumulator
de41e41c 557 19 - accumulator 1 in the m32r/x
8c5ca3b9
DE
558 By default, the extension registers are not available. */
559
56e2e762
NC
560#ifndef SUBTARGET_FIXED_REGISTERS
561#define SUBTARGET_FIXED_REGISTERS
562#endif
8c5ca3b9 563
56e2e762
NC
564#define FIXED_REGISTERS \
565{ \
566 0, 0, 0, 0, 0, 0, 0, 0, \
567 0, 0, 0, 0, 0, 0, 0, 1, \
568 1, 1, 1 \
569 SUBTARGET_FIXED_REGISTERS \
570}
2b7972b0 571
8c5ca3b9
DE
572/* 1 for registers not available across function calls.
573 These must include the FIXED_REGISTERS and also any
574 registers that can be used without being saved.
575 The latter must include the registers where values are returned
576 and the register where structure-value addresses are passed.
577 Aside from that, you can include as many other registers as you like. */
578
56e2e762
NC
579#ifndef SUBTARGET_CALL_USED_REGISTERS
580#define SUBTARGET_CALL_USED_REGISTERS
581#endif
8c5ca3b9 582
56e2e762
NC
583#define CALL_USED_REGISTERS \
584{ \
585 1, 1, 1, 1, 1, 1, 1, 1, \
586 0, 0, 0, 0, 0, 0, 1, 1, \
587 1, 1, 1 \
588 SUBTARGET_CALL_USED_REGISTERS \
589}
2b7972b0 590
8c5ca3b9
DE
591/* Zero or more C statements that may conditionally modify two variables
592 `fixed_regs' and `call_used_regs' (both of type `char []') after they
593 have been initialized from the two preceding macros.
594
595 This is necessary in case the fixed or call-clobbered registers depend
596 on target flags.
597
598 You need not define this macro if it has no work to do. */
599
56e2e762
NC
600#ifdef SUBTARGET_CONDITIONAL_REGISTER_USAGE
601#define CONDITIONAL_REGISTER_USAGE SUBTARGET_CONDITIONAL_REGISTER_USAGE
602#endif
8c5ca3b9
DE
603
604/* If defined, an initializer for a vector of integers, containing the
605 numbers of hard registers in the order in which GNU CC should
606 prefer to use them (from most preferred to least). */
56e2e762
NC
607
608#ifndef SUBTARGET_REG_ALLOC_ORDER
609#define SUBTARGET_REG_ALLOC_ORDER
610#endif
611
9fd54896 612#if 1 /* better for int code */
56e2e762
NC
613#define REG_ALLOC_ORDER \
614{ \
615 4, 5, 6, 7, 2, 3, 8, 9, 10, \
616 11, 12, 13, 14, 0, 1, 15, 16, 17, 18 \
617 SUBTARGET_REG_ALLOC_ORDER \
618}
619
9fd54896 620#else /* better for fp code at expense of int code */
56e2e762
NC
621#define REG_ALLOC_ORDER \
622{ \
623 0, 1, 2, 3, 4, 5, 6, 7, 8, \
624 9, 10, 11, 12, 13, 14, 15, 16, 17, 18 \
625 SUBTARGET_REG_ALLOC_ORDER \
626}
8c5ca3b9
DE
627#endif
628
629/* Return number of consecutive hard regs needed starting at reg REGNO
630 to hold something of mode MODE.
631 This is ordinarily the length in words of a value of mode MODE
632 but can be less for certain modes in special long registers. */
633#define HARD_REGNO_NREGS(REGNO, MODE) \
634((GET_MODE_SIZE (MODE) + UNITS_PER_WORD - 1) / UNITS_PER_WORD)
635
636/* Value is 1 if hard register REGNO can hold a value of machine-mode MODE. */
0139adca 637extern const unsigned int m32r_hard_regno_mode_ok[FIRST_PSEUDO_REGISTER];
8c5ca3b9
DE
638extern unsigned int m32r_mode_class[];
639#define HARD_REGNO_MODE_OK(REGNO, MODE) \
640((m32r_hard_regno_mode_ok[REGNO] & m32r_mode_class[MODE]) != 0)
641
642/* A C expression that is nonzero if it is desirable to choose
643 register allocation so as to avoid move instructions between a
644 value of mode MODE1 and a value of mode MODE2.
645
646 If `HARD_REGNO_MODE_OK (R, MODE1)' and `HARD_REGNO_MODE_OK (R,
647 MODE2)' are ever different for any R, then `MODES_TIEABLE_P (MODE1,
648 MODE2)' must be zero. */
649
650/* Tie QI/HI/SI modes together. */
651#define MODES_TIEABLE_P(MODE1, MODE2) \
652(GET_MODE_CLASS (MODE1) == MODE_INT \
653 && GET_MODE_CLASS (MODE2) == MODE_INT \
654 && GET_MODE_SIZE (MODE1) <= UNITS_PER_WORD \
655 && GET_MODE_SIZE (MODE2) <= UNITS_PER_WORD)
656\f
657/* Register classes and constants. */
658
659/* Define the classes of registers for register constraints in the
660 machine description. Also define ranges of constants.
661
662 One of the classes must always be named ALL_REGS and include all hard regs.
663 If there is more than one class, another class must be named NO_REGS
664 and contain no registers.
665
666 The name GENERAL_REGS must be the name of a class (or an alias for
667 another name such as ALL_REGS). This is the class of registers
668 that is allowed by "g" or "r" in a register constraint.
669 Also, registers outside this class are allocated only when
670 instructions express preferences for them.
671
672 The classes must be numbered in nondecreasing order; that is,
673 a larger-numbered class must never be contained completely
674 in a smaller-numbered class.
675
676 For any two classes, it is very desirable that there be another
677 class that represents their union.
678
679 It is important that any condition codes have class NO_REGS.
680 See `register_operand'. */
681
56e2e762
NC
682enum reg_class
683{
684 NO_REGS, CARRY_REG, ACCUM_REGS, GENERAL_REGS, ALL_REGS, LIM_REG_CLASSES
8c5ca3b9
DE
685};
686
56e2e762 687#define N_REG_CLASSES ((int) LIM_REG_CLASSES)
8c5ca3b9
DE
688
689/* Give names of register classes as strings for dump file. */
690#define REG_CLASS_NAMES \
56e2e762 691 { "NO_REGS", "CARRY_REG", "ACCUM_REGS", "GENERAL_REGS", "ALL_REGS" }
8c5ca3b9
DE
692
693/* Define which registers fit in which classes.
694 This is an initializer for a vector of HARD_REG_SET
695 of length N_REG_CLASSES. */
696
56e2e762
NC
697#ifndef SUBTARGET_REG_CLASS_CARRY
698#define SUBTARGET_REG_CLASS_CARRY 0
699#endif
700
701#ifndef SUBTARGET_REG_CLASS_ACCUM
702#define SUBTARGET_REG_CLASS_ACCUM 0
703#endif
704
705#ifndef SUBTARGET_REG_CLASS_GENERAL
706#define SUBTARGET_REG_CLASS_GENERAL 0
707#endif
708
709#ifndef SUBTARGET_REG_CLASS_ALL
710#define SUBTARGET_REG_CLASS_ALL 0
711#endif
8c5ca3b9 712
56e2e762
NC
713#define REG_CLASS_CONTENTS \
714{ \
715 { 0x00000 }, \
716 { 0x20000 | SUBTARGET_REG_CLASS_CARRY }, \
717 { 0x40000 | SUBTARGET_REG_CLASS_ACCUM }, \
718 { 0x1ffff | SUBTARGET_REG_CLASS_GENERAL }, \
719 { 0x7ffff | SUBTARGET_REG_CLASS_ALL }, \
720}
2b7972b0 721
8c5ca3b9
DE
722/* The same information, inverted:
723 Return the class number of the smallest class containing
724 reg number REGNO. This could be a conditional expression
725 or could index an array. */
2b7972b0 726extern enum reg_class m32r_regno_reg_class[FIRST_PSEUDO_REGISTER];
56e2e762 727#define REGNO_REG_CLASS(REGNO) (m32r_regno_reg_class[REGNO])
8c5ca3b9
DE
728
729/* The class value for index registers, and the one for base regs. */
730#define INDEX_REG_CLASS GENERAL_REGS
731#define BASE_REG_CLASS GENERAL_REGS
732
56e2e762
NC
733#define REG_CLASS_FROM_LETTER(C) \
734((C) == 'c' ? CARRY_REG \
735 : (C) == 'a' ? ACCUM_REGS \
736 : NO_REGS)
8c5ca3b9
DE
737
738/* These assume that REGNO is a hard or pseudo reg number.
739 They give nonzero only if REGNO is a hard reg of the suitable class
740 or a pseudo reg currently allocated to a suitable hard reg.
741 Since they use reg_renumber, they are safe only once reg_renumber
742 has been allocated, which happens in local-alloc.c. */
743#define REGNO_OK_FOR_BASE_P(REGNO) \
744((REGNO) < FIRST_PSEUDO_REGISTER \
745 ? GPR_P (REGNO) || (REGNO) == ARG_POINTER_REGNUM \
746 : GPR_P (reg_renumber[REGNO]))
747#define REGNO_OK_FOR_INDEX_P(REGNO) REGNO_OK_FOR_BASE_P(REGNO)
748
749/* Given an rtx X being reloaded into a reg required to be
750 in class CLASS, return the class of reg to actually use.
751 In general this is just CLASS; but on some machines
752 in some cases it is preferable to use a more restrictive class. */
753#define PREFERRED_RELOAD_CLASS(X,CLASS) \
754(CLASS)
755
756/* Return the maximum number of consecutive registers
757 needed to represent mode MODE in a register of class CLASS. */
758#define CLASS_MAX_NREGS(CLASS, MODE) \
759((GET_MODE_SIZE (MODE) + UNITS_PER_WORD - 1) / UNITS_PER_WORD)
760
761/* The letters I, J, K, L, M, N, O, P in a register constraint string
762 can be used to stand for particular ranges of immediate operands.
763 This macro defines what the ranges are.
764 C is the letter, and VALUE is a constant value.
765 Return 1 if VALUE is in the range specified by C. */
766/* 'I' is used for 8 bit signed immediates.
767 'J' is used for 16 bit signed immediates.
768 'K' is used for 16 bit unsigned immediates.
769 'L' is used for 16 bit immediates left shifted by 16 (sign ???).
770 'M' is used for 24 bit unsigned immediates.
771 'N' is used for any 32 bit non-symbolic value.
772 'O' is used for 5 bit unsigned immediates (shift count).
773 'P' is used for 16 bit signed immediates for compares
774 (values in the range -32767 to +32768). */
775
56e2e762
NC
776/* Return true if a value is inside a range. */
777#define IN_RANGE_P(VALUE, LOW, HIGH) \
778 (((unsigned HOST_WIDE_INT)((VALUE) - (LOW))) \
779 <= ((unsigned HOST_WIDE_INT)((HIGH) - (LOW))))
780
781/* Local to this file. */
40cae311
RH
782#define INT8_P(X) ((X) >= -0x80 && (X) <= 0x7f)
783#define INT16_P(X) ((X) >= -0x8000 && (X) <= 0x7fff)
784#define CMP_INT16_P(X) ((X) >= -0x7fff && (X) <= 0x8000)
40cae311
RH
785#define UPPER16_P(X) (((X) & 0xffff) == 0 \
786 && ((X) >> 16) >= -0x8000 \
787 && ((X) >> 16) <= 0x7fff)
16f104b3
NC
788#define UINT16_P(X) (((unsigned HOST_WIDE_INT) (X)) <= 0x0000ffff)
789#define UINT24_P(X) (((unsigned HOST_WIDE_INT) (X)) <= 0x00ffffff)
790#define UINT32_P(X) (((unsigned HOST_WIDE_INT) (X)) <= 0xffffffff)
791#define UINT5_P(X) ((X) >= 0 && (X) < 32)
5b8ae21f 792#define INVERTED_SIGNED_8BIT(VAL) ((VAL) >= -127 && (VAL) <= 128)
8c5ca3b9 793
5b8ae21f
MM
794#define CONST_OK_FOR_LETTER_P(VALUE, C) \
795((C) == 'I' ? INT8_P (VALUE) \
796 : (C) == 'J' ? INT16_P (VALUE) \
797 : (C) == 'K' ? UINT16_P (VALUE) \
798 : (C) == 'L' ? UPPER16_P (VALUE) \
799 : (C) == 'M' ? UINT24_P (VALUE) \
800 : (C) == 'N' ? INVERTED_SIGNED_8BIT (VALUE) \
801 : (C) == 'O' ? UINT5_P (VALUE) \
802 : (C) == 'P' ? CMP_INT16_P (VALUE) \
8c5ca3b9
DE
803 : 0)
804
805/* Similar, but for floating constants, and defining letters G and H.
806 Here VALUE is the CONST_DOUBLE rtx itself.
807 For the m32r, handle a few constants inline.
808 ??? We needn't treat DI and DF modes differently, but for now we do. */
809#define CONST_DOUBLE_OK_FOR_LETTER_P(VALUE, C) \
5b8ae21f
MM
810((C) == 'G' ? easy_di_const (VALUE) \
811 : (C) == 'H' ? easy_df_const (VALUE) \
8c5ca3b9
DE
812 : 0)
813
814/* A C expression that defines the optional machine-dependent constraint
815 letters that can be used to segregate specific types of operands,
816 usually memory references, for the target machine. It should return 1 if
817 VALUE corresponds to the operand type represented by the constraint letter
818 C. If C is not defined as an extra constraint, the value returned should
819 be 0 regardless of VALUE. */
820/* Q is for symbolic addresses loadable with ld24.
2b7972b0 821 R is for symbolic addresses when ld24 can't be used.
56e2e762 822 S is for stores with pre {inc,dec}rement
5b8ae21f 823 T is for indirect of a pointer.
56e2e762 824 U is for loads with post increment. */
5b8ae21f
MM
825
826#define EXTRA_CONSTRAINT(VALUE, C) \
56e2e762
NC
827( (C) == 'Q' ? ((TARGET_ADDR24 && GET_CODE (VALUE) == LABEL_REF) \
828 || addr24_operand (VALUE, VOIDmode)) \
829 : (C) == 'R' ? ((TARGET_ADDR32 && GET_CODE (VALUE) == LABEL_REF) \
830 || addr32_operand (VALUE, VOIDmode)) \
831 : (C) == 'S' ? (GET_CODE (VALUE) == MEM \
832 && STORE_PREINC_PREDEC_P (GET_MODE (VALUE), \
833 XEXP (VALUE, 0))) \
834 : (C) == 'T' ? (GET_CODE (VALUE) == MEM \
835 && memreg_operand (VALUE, GET_MODE (VALUE))) \
836 : (C) == 'U' ? (GET_CODE (VALUE) == MEM \
837 && LOAD_POSTINC_P (GET_MODE (VALUE), \
838 XEXP (VALUE, 0))) \
8c5ca3b9
DE
839 : 0)
840\f
841/* Stack layout and stack pointer usage. */
842
843/* Define this macro if pushing a word onto the stack moves the stack
844 pointer to a smaller address. */
845#define STACK_GROWS_DOWNWARD
846
847/* Define this if the nominal address of the stack frame
848 is at the high-address end of the local variables;
849 that is, each additional local variable allocated
850 goes at a more negative offset from the frame pointer. */
851/*#define FRAME_GROWS_DOWNWARD*/
852
853/* Offset from frame pointer to start allocating local variables at.
854 If FRAME_GROWS_DOWNWARD, this is the offset to the END of the
855 first local allocated. Otherwise, it is the offset to the BEGINNING
856 of the first local allocated. */
857/* The frame pointer points at the same place as the stack pointer, except if
858 alloca has been called. */
859#define STARTING_FRAME_OFFSET \
860M32R_STACK_ALIGN (current_function_outgoing_args_size)
861
862/* Offset from the stack pointer register to the first location at which
863 outgoing arguments are placed. */
864#define STACK_POINTER_OFFSET 0
865
866/* Offset of first parameter from the argument pointer register value. */
867#define FIRST_PARM_OFFSET(FNDECL) 0
868
869/* A C expression whose value is RTL representing the address in a
870 stack frame where the pointer to the caller's frame is stored.
871 Assume that FRAMEADDR is an RTL expression for the address of the
872 stack frame itself.
873
874 If you don't define this macro, the default is to return the value
875 of FRAMEADDR--that is, the stack frame address is also the address
876 of the stack word that points to the previous frame. */
877/*define DYNAMIC_CHAIN_ADDRESS (FRAMEADDR)*/
878
879/* A C expression whose value is RTL representing the value of the
880 return address for the frame COUNT steps up from the current frame.
881 FRAMEADDR is the frame pointer of the COUNT frame, or the frame
882 pointer of the COUNT - 1 frame if `RETURN_ADDR_IN_PREVIOUS_FRAME'
883 is defined. */
884/* The current return address is in r14. */
885#if 0 /* The default value should work. */
886#define RETURN_ADDR_RTX(COUNT, FRAME) \
c5c76735
JL
887(((COUNT) == -1) \
888 ? gen_rtx_REG (Pmode, 14) \
889 : copy_to_reg (gen_rtx_MEM (Pmode, \
890 memory_address (Pmode, \
891 plus_constant ((FRAME), \
892 UNITS_PER_WORD)))))
8c5ca3b9
DE
893#endif
894
895/* Register to use for pushing function arguments. */
896#define STACK_POINTER_REGNUM 15
897
898/* Base register for access to local variables of the function. */
899#define FRAME_POINTER_REGNUM 13
900
901/* Base register for access to arguments of the function. */
902#define ARG_POINTER_REGNUM 16
903
904/* The register number of the return address pointer register, which
905 is used to access the current function's return address from the
906 stack. On some machines, the return address is not at a fixed
907 offset from the frame pointer or stack pointer or argument
908 pointer. This register can be defined to point to the return
909 address on the stack, and then be converted by `ELIMINABLE_REGS'
910 into either the frame pointer or stack pointer.
911
912 Do not define this macro unless there is no other way to get the
913 return address from the stack. */
18543a22 914/* ??? revisit */
8c5ca3b9
DE
915/* #define RETURN_ADDRESS_POINTER_REGNUM */
916
917/* Register in which static-chain is passed to a function. This must
918 not be a register used by the prologue. */
919#define STATIC_CHAIN_REGNUM 7
920
921/* These aren't official macros. */
922#define PROLOGUE_TMP_REGNUM 4
923#define RETURN_ADDR_REGNUM 14
924/* #define GP_REGNUM 12 */
925#define CARRY_REGNUM 17
56e2e762 926#define ACCUM_REGNUM 18
8c5ca3b9
DE
927#define M32R_MAX_INT_REGS 16
928
56e2e762
NC
929#ifndef SUBTARGET_GPR_P
930#define SUBTARGET_GPR_P(REGNO) 0
931#endif
932
933#ifndef SUBTARGET_ACCUM_P
934#define SUBTARGET_ACCUM_P(REGNO) 0
935#endif
936
937#ifndef SUBTARGET_CARRY_P
938#define SUBTARGET_CARRY_P(REGNO) 0
939#endif
940
941#define GPR_P(REGNO) (IN_RANGE_P ((REGNO), 0, 15) || SUBTARGET_GPR_P (REGNO))
942#define ACCUM_P(REGNO) ((REGNO) == ACCUM_REGNUM || SUBTARGET_ACCUM_P (REGNO))
943#define CARRY_P(REGNO) ((REGNO) == CARRY_REGNUM || SUBTARGET_CARRY_P (REGNO))
8c5ca3b9
DE
944\f
945/* Eliminating the frame and arg pointers. */
946
947/* A C expression which is nonzero if a function must have and use a
948 frame pointer. This expression is evaluated in the reload pass.
949 If its value is nonzero the function will have a frame pointer. */
56e2e762 950#define FRAME_POINTER_REQUIRED current_function_calls_alloca
8c5ca3b9
DE
951
952#if 0
953/* C statement to store the difference between the frame pointer
954 and the stack pointer values immediately after the function prologue.
955 If `ELIMINABLE_REGS' is defined, this macro will be not be used and
956 need not be defined. */
957#define INITIAL_FRAME_POINTER_OFFSET(VAR) \
958((VAR) = m32r_compute_frame_size (get_frame_size ()))
959#endif
960
961/* If defined, this macro specifies a table of register pairs used to
962 eliminate unneeded registers that point into the stack frame. If
963 it is not defined, the only elimination attempted by the compiler
964 is to replace references to the frame pointer with references to
965 the stack pointer.
966
967 Note that the elimination of the argument pointer with the stack
968 pointer is specified first since that is the preferred elimination. */
969
56e2e762
NC
970#define ELIMINABLE_REGS \
971{{ FRAME_POINTER_REGNUM, STACK_POINTER_REGNUM }, \
972 { ARG_POINTER_REGNUM, STACK_POINTER_REGNUM }, \
973 { ARG_POINTER_REGNUM, FRAME_POINTER_REGNUM }}
8c5ca3b9
DE
974
975/* A C expression that returns non-zero if the compiler is allowed to
976 try to replace register number FROM-REG with register number
977 TO-REG. This macro need only be defined if `ELIMINABLE_REGS' is
978 defined, and will usually be the constant 1, since most of the
979 cases preventing register elimination are things that the compiler
980 already knows about. */
981
56e2e762
NC
982#define CAN_ELIMINATE(FROM, TO) \
983 ((FROM) == ARG_POINTER_REGNUM && (TO) == STACK_POINTER_REGNUM \
984 ? ! frame_pointer_needed \
985 : 1)
8c5ca3b9
DE
986
987/* This macro is similar to `INITIAL_FRAME_POINTER_OFFSET'. It
988 specifies the initial difference between the specified pair of
989 registers. This macro must be defined if `ELIMINABLE_REGS' is
990 defined. */
991
992#define INITIAL_ELIMINATION_OFFSET(FROM, TO, OFFSET) \
993{ \
994 int size = m32r_compute_frame_size (get_frame_size ()); \
995 \
996 if ((FROM) == FRAME_POINTER_REGNUM && (TO) == STACK_POINTER_REGNUM) \
997 (OFFSET) = 0; \
998 else if ((FROM) == ARG_POINTER_REGNUM && (TO) == FRAME_POINTER_REGNUM) \
999 (OFFSET) = size - current_function_pretend_args_size; \
1000 else if ((FROM) == ARG_POINTER_REGNUM && (TO) == STACK_POINTER_REGNUM) \
1001 (OFFSET) = size - current_function_pretend_args_size; \
1002 else \
1003 abort (); \
1004}
1005\f
1006/* Function argument passing. */
1007
1008/* When a prototype says `char' or `short', really pass an `int'. */
cb560352 1009#define PROMOTE_PROTOTYPES 1
8c5ca3b9
DE
1010
1011/* If defined, the maximum amount of space required for outgoing
1012 arguments will be computed and placed into the variable
1013 `current_function_outgoing_args_size'. No space will be pushed
1014 onto the stack for each call; instead, the function prologue should
1015 increase the stack frame size by this amount. */
f73ad30e 1016#define ACCUMULATE_OUTGOING_ARGS 1
8c5ca3b9
DE
1017
1018/* Define this macro if functions should assume that stack space has
1019 been allocated for arguments even when their values are passed in
1020 registers.
1021
1022 The value of this macro is the size, in bytes, of the area
1023 reserved for arguments passed in registers for the function
1024 represented by FNDECL.
1025
1026 This space can be allocated by the caller, or be a part of the
1027 machine-dependent stack frame: `OUTGOING_REG_PARM_STACK_SPACE' says
1028 which. */
1029#if 0
1030#define REG_PARM_STACK_SPACE(FNDECL) \
56e2e762 1031 (M32R_MAX_PARM_REGS * UNITS_PER_WORD)
8c5ca3b9
DE
1032#endif
1033
1034/* Value is the number of bytes of arguments automatically
1035 popped when returning from a subroutine call.
1036 FUNDECL is the declaration node of the function (as a tree),
1037 FUNTYPE is the data type of the function (as a tree),
1038 or for a library call it is an identifier node for the subroutine name.
1039 SIZE is the number of bytes of arguments passed on the stack. */
1040#define RETURN_POPS_ARGS(DECL, FUNTYPE, SIZE) 0
1041
4abfe235 1042/* Nonzero if we do not know how to pass TYPE solely in registers. */
56e2e762 1043#define MUST_PASS_IN_STACK(MODE, TYPE) \
4abfe235
NC
1044 ((TYPE) != 0 \
1045 && (TREE_CODE (TYPE_SIZE (TYPE)) != INTEGER_CST \
1046 || TREE_ADDRESSABLE (TYPE)))
1047
8c5ca3b9
DE
1048/* Define a data type for recording info about an argument list
1049 during the scan of that argument list. This data type should
1050 hold all necessary information about the function itself
1051 and about the args processed so far, enough to enable macros
1052 such as FUNCTION_ARG to determine where the next arg should go. */
1053#define CUMULATIVE_ARGS int
1054
1055/* Initialize a variable CUM of type CUMULATIVE_ARGS
1056 for a call to a function whose data type is FNTYPE.
1057 For a library call, FNTYPE is 0. */
56e2e762
NC
1058#define INIT_CUMULATIVE_ARGS(CUM, FNTYPE, LIBNAME, INDIRECT) \
1059 ((CUM) = 0)
8c5ca3b9
DE
1060
1061/* The number of registers used for parameter passing. Local to this file. */
1062#define M32R_MAX_PARM_REGS 4
1063
1064/* 1 if N is a possible register number for function argument passing. */
1065#define FUNCTION_ARG_REGNO_P(N) \
56e2e762 1066 ((unsigned) (N) < M32R_MAX_PARM_REGS)
8c5ca3b9
DE
1067
1068/* The ROUND_ADVANCE* macros are local to this file. */
1069/* Round SIZE up to a word boundary. */
1070#define ROUND_ADVANCE(SIZE) \
56e2e762 1071 (((SIZE) + UNITS_PER_WORD - 1) / UNITS_PER_WORD)
8c5ca3b9
DE
1072
1073/* Round arg MODE/TYPE up to the next word boundary. */
1074#define ROUND_ADVANCE_ARG(MODE, TYPE) \
56e2e762 1075 ((MODE) == BLKmode \
16f104b3 1076 ? ROUND_ADVANCE ((unsigned int) int_size_in_bytes (TYPE)) \
56e2e762 1077 : ROUND_ADVANCE (GET_MODE_SIZE (MODE)))
8c5ca3b9
DE
1078
1079/* Round CUM up to the necessary point for argument MODE/TYPE. */
8c5ca3b9 1080#define ROUND_ADVANCE_CUM(CUM, MODE, TYPE) (CUM)
8c5ca3b9
DE
1081
1082/* Return boolean indicating arg of type TYPE and mode MODE will be passed in
1083 a reg. This includes arguments that have to be passed by reference as the
1084 pointer to them is passed in a reg if one is available (and that is what
1085 we're given).
1086 This macro is only used in this file. */
1087#define PASS_IN_REG_P(CUM, MODE, TYPE, NAMED) \
56e2e762 1088 (ROUND_ADVANCE_CUM ((CUM), (MODE), (TYPE)) < M32R_MAX_PARM_REGS)
8c5ca3b9
DE
1089
1090/* Determine where to put an argument to a function.
1091 Value is zero to push the argument on the stack,
1092 or a hard register in which to store the argument.
1093
1094 MODE is the argument's machine mode.
1095 TYPE is the data type of the argument (as a tree).
1096 This is null for libcalls where that information may
1097 not be available.
1098 CUM is a variable of type CUMULATIVE_ARGS which gives info about
1099 the preceding args and about the function being called.
1100 NAMED is nonzero if this argument is a named parameter
1101 (otherwise it is an extra parameter matching an ellipsis). */
1102/* On the M32R the first M32R_MAX_PARM_REGS args are normally in registers
1103 and the rest are pushed. */
1104#define FUNCTION_ARG(CUM, MODE, TYPE, NAMED) \
56e2e762
NC
1105 (PASS_IN_REG_P ((CUM), (MODE), (TYPE), (NAMED)) \
1106 ? gen_rtx_REG ((MODE), ROUND_ADVANCE_CUM ((CUM), (MODE), (TYPE))) \
1107 : 0)
8c5ca3b9 1108
18543a22 1109/* ??? Quick hack to try to get varargs working the normal way. */
8c5ca3b9 1110#define FUNCTION_INCOMING_ARG(CUM, MODE, TYPE, NAMED) \
56e2e762
NC
1111 (((! current_function_varargs || (NAMED)) \
1112 && PASS_IN_REG_P ((CUM), (MODE), (TYPE), (NAMED))) \
1113 ? gen_rtx_REG ((MODE), ROUND_ADVANCE_CUM ((CUM), (MODE), (TYPE))) \
1114 : 0)
8c5ca3b9
DE
1115
1116/* A C expression for the number of words, at the beginning of an
1117 argument, must be put in registers. The value must be zero for
1118 arguments that are passed entirely in registers or that are entirely
1119 pushed on the stack.
1120
1121 On some machines, certain arguments must be passed partially in
1122 registers and partially in memory. On these machines, typically the
1123 first @var{n} words of arguments are passed in registers, and the rest
1124 on the stack. If a multi-word argument (a @code{double} or a
1125 structure) crosses that boundary, its first few words must be passed
1126 in registers and the rest must be pushed. This macro tells the
1127 compiler when this occurs, and how many of the words should go in
1128 registers. */
1129#define FUNCTION_ARG_PARTIAL_NREGS(CUM, MODE, TYPE, NAMED) \
2b7972b0 1130 function_arg_partial_nregs (&CUM, (int)MODE, TYPE, NAMED)
8c5ca3b9
DE
1131
1132/* A C expression that indicates when an argument must be passed by
1133 reference. If nonzero for an argument, a copy of that argument is
1134 made in memory and a pointer to the argument is passed instead of
1135 the argument itself. The pointer is passed in whatever way is
1136 appropriate for passing a pointer to that type. */
1137/* All arguments greater than 8 bytes are passed this way. */
1138#define FUNCTION_ARG_PASS_BY_REFERENCE(CUM, MODE, TYPE, NAMED) \
56e2e762 1139 ((TYPE) && int_size_in_bytes (TYPE) > 8)
8c5ca3b9
DE
1140
1141/* Update the data in CUM to advance over an argument
1142 of mode MODE and data type TYPE.
1143 (TYPE is null for libcalls where that information may not be available.) */
1144#define FUNCTION_ARG_ADVANCE(CUM, MODE, TYPE, NAMED) \
56e2e762 1145 ((CUM) = (ROUND_ADVANCE_CUM ((CUM), (MODE), (TYPE)) \
8c5ca3b9
DE
1146 + ROUND_ADVANCE_ARG ((MODE), (TYPE))))
1147
1148/* If defined, a C expression that gives the alignment boundary, in bits,
1149 of an argument with the specified mode and type. If it is not defined,
1150 PARM_BOUNDARY is used for all arguments. */
1151#if 0
1152/* We assume PARM_BOUNDARY == UNITS_PER_WORD here. */
1153#define FUNCTION_ARG_BOUNDARY(MODE, TYPE) \
1154(((TYPE) ? TYPE_ALIGN (TYPE) : GET_MODE_BITSIZE (MODE)) <= PARM_BOUNDARY \
1155 ? PARM_BOUNDARY \
1156 : 2 * PARM_BOUNDARY)
1157#endif
1158
8c5ca3b9
DE
1159/* This macro offers an alternative
1160 to using `__builtin_saveregs' and defining the macro
1161 `EXPAND_BUILTIN_SAVEREGS'. Use it to store the anonymous register
1162 arguments into the stack so that all the arguments appear to have
1163 been passed consecutively on the stack. Once this is done, you
1164 can use the standard implementation of varargs that works for
1165 machines that pass all their arguments on the stack.
1166
1167 The argument ARGS_SO_FAR is the `CUMULATIVE_ARGS' data structure,
1168 containing the values that obtain after processing of the named
1169 arguments. The arguments MODE and TYPE describe the last named
1170 argument--its machine mode and its data type as a tree node.
1171
1172 The macro implementation should do two things: first, push onto the
1173 stack all the argument registers *not* used for the named
1174 arguments, and second, store the size of the data thus pushed into
1175 the `int'-valued variable whose name is supplied as the argument
1176 PRETEND_SIZE. The value that you store here will serve as
1177 additional offset for setting up the stack frame.
1178
1179 If the argument NO_RTL is nonzero, it means that the
1180 arguments of the function are being analyzed for the second time.
1181 This happens for an inline function, which is not actually
1182 compiled until the end of the source file. The macro
1183 `SETUP_INCOMING_VARARGS' should not generate any instructions in
1184 this case. */
1185
1186#define SETUP_INCOMING_VARARGS(ARGS_SO_FAR, MODE, TYPE, PRETEND_SIZE, NO_RTL) \
56e2e762 1187 m32r_setup_incoming_varargs (&ARGS_SO_FAR, MODE, TYPE, &PRETEND_SIZE, NO_RTL)
40cae311
RH
1188
1189/* Implement `va_arg'. */
1190#define EXPAND_BUILTIN_VA_ARG(valist, type) \
1191 m32r_va_arg (valist, type)
8c5ca3b9
DE
1192\f
1193/* Function results. */
1194
1195/* Define how to find the value returned by a function.
1196 VALTYPE is the data type of the value (as a tree).
1197 If the precise function being called is known, FUNC is its FUNCTION_DECL;
1198 otherwise, FUNC is 0. */
c5c76735 1199#define FUNCTION_VALUE(VALTYPE, FUNC) gen_rtx_REG (TYPE_MODE (VALTYPE), 0)
8c5ca3b9
DE
1200
1201/* Define how to find the value returned by a library function
1202 assuming the value has mode MODE. */
c5c76735 1203#define LIBCALL_VALUE(MODE) gen_rtx_REG (MODE, 0)
8c5ca3b9
DE
1204
1205/* 1 if N is a possible register number for a function value
1206 as seen by the caller. */
1207/* ??? What about r1 in DI/DF values. */
1208#define FUNCTION_VALUE_REGNO_P(N) ((N) == 0)
1209
1210/* A C expression which can inhibit the returning of certain function
1211 values in registers, based on the type of value. A nonzero value says
1212 to return the function value in memory, just as large structures are
1213 always returned. Here TYPE will be a C expression of type `tree',
1214 representing the data type of the value. */
1215#define RETURN_IN_MEMORY(TYPE) \
1216(int_size_in_bytes (TYPE) > 8)
1217
1218/* Tell GCC to use RETURN_IN_MEMORY. */
1219#define DEFAULT_PCC_STRUCT_RETURN 0
1220
1221/* Register in which address to store a structure value
1222 is passed to a function, or 0 to use `invisible' first argument. */
1223#define STRUCT_VALUE 0
1224\f
1225/* Function entry and exit. */
1226
1227/* Initialize data used by insn expanders. This is called from
1228 init_emit, once for each function, before code is generated. */
1229#define INIT_EXPANDERS m32r_init_expanders ()
1230
8c5ca3b9
DE
1231/* EXIT_IGNORE_STACK should be nonzero if, when returning from a function,
1232 the stack pointer does not matter. The value is tested only in
1233 functions that have frame pointers.
1234 No definition is equivalent to always zero. */
1235#define EXIT_IGNORE_STACK 1
1236
8c5ca3b9
DE
1237/* Output assembler code to FILE to increment profiler label # LABELNO
1238 for profiling a function entry. */
5b8ae21f 1239#define FUNCTION_PROFILER(FILE, LABELNO) abort ()
8c5ca3b9
DE
1240\f
1241/* Trampolines. */
1242
1243/* On the M32R, the trampoline is
1244
1245 ld24 r7,STATIC
1246 ld24 r6,FUNCTION
1247 jmp r6
1248 nop
1249
18543a22 1250 ??? Need addr32 support.
8c5ca3b9
DE
1251*/
1252
1253/* Length in bytes of the trampoline for entering a nested function. */
1254#define TRAMPOLINE_SIZE 12
1255
1256/* Emit RTL insns to initialize the variable parts of a trampoline.
1257 FNADDR is an RTX for the address of the function's pure code.
1258 CXT is an RTX for the static chain value for the function. */
1259#define INITIALIZE_TRAMPOLINE(TRAMP, FNADDR, CXT) \
1260do { \
c5c76735 1261 emit_move_insn (gen_rtx_MEM (SImode, plus_constant (TRAMP, 0)), \
8c5ca3b9 1262 plus_constant ((CXT), 0xe7000000)); \
c5c76735 1263 emit_move_insn (gen_rtx_MEM (SImode, plus_constant (TRAMP, 4)), \
8c5ca3b9 1264 plus_constant ((FNADDR), 0xe6000000)); \
c5c76735 1265 emit_move_insn (gen_rtx_MEM (SImode, plus_constant (TRAMP, 8)), \
8c5ca3b9 1266 GEN_INT (0x1fc67000)); \
c5c76735 1267 emit_insn (gen_flush_icache (validize_mem (gen_rtx_MEM (SImode, TRAMP)))); \
8c5ca3b9
DE
1268} while (0)
1269\f
1270/* Library calls. */
1271
1272/* Generate calls to memcpy, memcmp and memset. */
1273#define TARGET_MEM_FUNCTIONS
1274\f
1275/* Addressing modes, and classification of registers for them. */
1276
1277/* Maximum number of registers that can appear in a valid memory address. */
1278#define MAX_REGS_PER_ADDRESS 1
1279
1280/* We have post-inc load and pre-dec,pre-inc store,
1281 but only for 4 byte vals. */
940da324
JL
1282#define HAVE_PRE_DECREMENT 1
1283#define HAVE_PRE_INCREMENT 1
1284#define HAVE_POST_INCREMENT 1
8c5ca3b9
DE
1285
1286/* Recognize any constant value that is a valid address. */
1287#define CONSTANT_ADDRESS_P(X) \
1288(GET_CODE (X) == LABEL_REF || GET_CODE (X) == SYMBOL_REF \
1289 || GET_CODE (X) == CONST_INT || GET_CODE (X) == CONST)
1290
1291/* Nonzero if the constant value X is a legitimate general operand.
1292 We don't allow (plus symbol large-constant) as the relocations can't
1293 describe it. INTVAL > 32767 handles both 16 bit and 24 bit relocations.
1294 We allow all CONST_DOUBLE's as the md file patterns will force the
1295 constant to memory if they can't handle them. */
1296
56e2e762
NC
1297#define LEGITIMATE_CONSTANT_P(X) \
1298(! (GET_CODE (X) == CONST \
1299 && GET_CODE (XEXP (X, 0)) == PLUS \
1300 && GET_CODE (XEXP (XEXP (X, 0), 0)) == SYMBOL_REF \
1301 && GET_CODE (XEXP (XEXP (X, 0), 1)) == CONST_INT \
8c5ca3b9
DE
1302 && (unsigned HOST_WIDE_INT) INTVAL (XEXP (XEXP (X, 0), 1)) > 32767))
1303
1304/* The macros REG_OK_FOR..._P assume that the arg is a REG rtx
1305 and check its validity for a certain class.
1306 We have two alternate definitions for each of them.
1307 The usual definition accepts all pseudo regs; the other rejects
1308 them unless they have been allocated suitable hard regs.
1309 The symbol REG_OK_STRICT causes the latter definition to be used.
1310
1311 Most source files want to accept pseudo regs in the hope that
1312 they will get allocated to the class that the insn wants them to be in.
1313 Source files for reload pass need to be strict.
1314 After reload, it makes no difference, since pseudo regs have
1315 been eliminated by then. */
1316
1317#ifdef REG_OK_STRICT
1318
1319/* Nonzero if X is a hard reg that can be used as a base reg. */
1320#define REG_OK_FOR_BASE_P(X) GPR_P (REGNO (X))
1321/* Nonzero if X is a hard reg that can be used as an index. */
1322#define REG_OK_FOR_INDEX_P(X) REG_OK_FOR_BASE_P (X)
1323
1324#else
1325
1326/* Nonzero if X is a hard reg that can be used as a base reg
1327 or if it is a pseudo reg. */
56e2e762 1328#define REG_OK_FOR_BASE_P(X) \
8c5ca3b9
DE
1329(GPR_P (REGNO (X)) \
1330 || (REGNO (X)) == ARG_POINTER_REGNUM \
1331 || REGNO (X) >= FIRST_PSEUDO_REGISTER)
1332/* Nonzero if X is a hard reg that can be used as an index
1333 or if it is a pseudo reg. */
1334#define REG_OK_FOR_INDEX_P(X) REG_OK_FOR_BASE_P (X)
1335
1336#endif
1337
1338/* GO_IF_LEGITIMATE_ADDRESS recognizes an RTL expression
1339 that is a valid memory address for an instruction.
1340 The MODE argument is the machine mode for the MEM expression
1341 that wants to use this address. */
1342
56e2e762
NC
1343/* Local to this file. */
1344#define RTX_OK_FOR_BASE_P(X) (REG_P (X) && REG_OK_FOR_BASE_P (X))
8c5ca3b9 1345
56e2e762 1346/* Local to this file. */
8c5ca3b9
DE
1347#define RTX_OK_FOR_OFFSET_P(X) \
1348(GET_CODE (X) == CONST_INT && INT16_P (INTVAL (X)))
1349
56e2e762 1350/* Local to this file. */
5b8ae21f
MM
1351#define LEGITIMATE_OFFSET_ADDRESS_P(MODE, X) \
1352(GET_CODE (X) == PLUS \
1353 && RTX_OK_FOR_BASE_P (XEXP (X, 0)) \
8c5ca3b9
DE
1354 && RTX_OK_FOR_OFFSET_P (XEXP (X, 1)))
1355
56e2e762 1356/* Local to this file. */
5b8ae21f
MM
1357/* For LO_SUM addresses, do not allow them if the MODE is > 1 word,
1358 since more than one instruction will be required. */
1359#define LEGITIMATE_LO_SUM_ADDRESS_P(MODE, X) \
1360(GET_CODE (X) == LO_SUM \
1361 && (MODE != BLKmode && GET_MODE_SIZE (MODE) <= UNITS_PER_WORD) \
1362 && RTX_OK_FOR_BASE_P (XEXP (X, 0)) \
8c5ca3b9
DE
1363 && CONSTANT_P (XEXP (X, 1)))
1364
56e2e762
NC
1365/* Local to this file. */
1366/* Is this a load and increment operation. */
1367#define LOAD_POSTINC_P(MODE, X) \
1368(((MODE) == SImode || (MODE) == SFmode) \
1369 && GET_CODE (X) == POST_INC \
1370 && GET_CODE (XEXP (X, 0)) == REG \
1371 && RTX_OK_FOR_BASE_P (XEXP (X, 0)))
1372
1373/* Local to this file. */
e03f5d43 1374/* Is this an increment/decrement and store operation. */
56e2e762
NC
1375#define STORE_PREINC_PREDEC_P(MODE, X) \
1376(((MODE) == SImode || (MODE) == SFmode) \
1377 && (GET_CODE (X) == PRE_INC || GET_CODE (X) == PRE_DEC) \
1378 && GET_CODE (XEXP (X, 0)) == REG \
1379 && RTX_OK_FOR_BASE_P (XEXP (X, 0)))
5b8ae21f
MM
1380
1381#define GO_IF_LEGITIMATE_ADDRESS(MODE, X, ADDR) \
1382{ if (RTX_OK_FOR_BASE_P (X)) \
1383 goto ADDR; \
1384 if (LEGITIMATE_OFFSET_ADDRESS_P ((MODE), (X))) \
1385 goto ADDR; \
1386 if (LEGITIMATE_LO_SUM_ADDRESS_P ((MODE), (X))) \
1387 goto ADDR; \
56e2e762
NC
1388 if (LOAD_POSTINC_P ((MODE), (X))) \
1389 goto ADDR; \
1390 if (STORE_PREINC_PREDEC_P ((MODE), (X))) \
5b8ae21f 1391 goto ADDR; \
8c5ca3b9
DE
1392}
1393
1394/* Try machine-dependent ways of modifying an illegitimate address
1395 to be legitimate. If we find one, return the new, valid address.
1396 This macro is used in only one place: `memory_address' in explow.c.
1397
1398 OLDX is the address as it was before break_out_memory_refs was called.
1399 In some cases it is useful to look at this to decide what needs to be done.
1400
1401 MODE and WIN are passed so that this macro can use
1402 GO_IF_LEGITIMATE_ADDRESS.
1403
1404 It is always safe for this macro to do nothing. It exists to recognize
1405 opportunities to optimize the output.
1406
1407 ??? Is there anything useful we can do here for the M32R? */
1408
1409#define LEGITIMIZE_ADDRESS(X, OLDX, MODE, WIN)
1410
1411/* Go to LABEL if ADDR (a legitimate address expression)
1412 has an effect that depends on the machine mode it is used for. */
5b8ae21f
MM
1413#define GO_IF_MODE_DEPENDENT_ADDRESS(ADDR, LABEL) \
1414do { \
1415 if (GET_CODE (ADDR) == PRE_DEC \
1416 || GET_CODE (ADDR) == PRE_INC \
1417 || GET_CODE (ADDR) == POST_INC \
1418 || GET_CODE (ADDR) == LO_SUM) \
1419 goto LABEL; \
8c5ca3b9
DE
1420} while (0)
1421\f
1422/* Condition code usage. */
1423
1424/* Given a comparison code (EQ, NE, etc.) and the first operand of a COMPARE,
1425 return the mode to be used for the comparison. */
8c5ca3b9 1426#define SELECT_CC_MODE(OP, X, Y) \
2b7972b0 1427((enum machine_mode)m32r_select_cc_mode ((int)OP, X, Y))
8c5ca3b9
DE
1428
1429/* Return non-zero if SELECT_CC_MODE will never return MODE for a
1430 floating point inequality comparison. */
18543a22 1431#define REVERSIBLE_CC_MODE(MODE) 1 /*???*/
8c5ca3b9
DE
1432\f
1433/* Costs. */
1434
1435/* ??? I'm quite sure I don't understand enough of the subtleties involved
1436 in choosing the right numbers to use here, but there doesn't seem to be
1437 enough documentation on this. What I've done is define an insn to cost
1438 4 "units" and work from there. COSTS_N_INSNS (N) is defined as (N) * 4 - 2
1439 so that seems reasonable. Some values are supposed to be defined relative
1440 to each other and thus aren't necessarily related to COSTS_N_INSNS. */
1441
1442/* Compute the cost of computing a constant rtl expression RTX
1443 whose rtx-code is CODE. The body of this macro is a portion
1444 of a switch statement. If the code is computed here,
1445 return it with a return statement. Otherwise, break from the switch. */
1446/* Small integers are as cheap as registers. 4 byte values can be fetched
1447 as immediate constants - let's give that the cost of an extra insn. */
56e2e762 1448#define CONST_COSTS(X, CODE, OUTER_CODE) \
8c5ca3b9
DE
1449 case CONST_INT : \
1450 if (INT16_P (INTVAL (X))) \
1451 return 0; \
1452 /* fall through */ \
1453 case CONST : \
1454 case LABEL_REF : \
1455 case SYMBOL_REF : \
1456 return 4; \
1457 case CONST_DOUBLE : \
1458 { \
1459 rtx high, low; \
1460 split_double (X, &high, &low); \
1461 return 4 * (!INT16_P (INTVAL (high)) \
1462 + !INT16_P (INTVAL (low))); \
1463 }
1464
1465/* Compute the cost of an address. */
1466#define ADDRESS_COST(ADDR) m32r_address_cost (ADDR)
1467
1468/* Compute extra cost of moving data between one register class
1469 and another. */
cf011243 1470#define REGISTER_MOVE_COST(MODE, CLASS1, CLASS2) 2
8c5ca3b9
DE
1471
1472/* Compute the cost of moving data between registers and memory. */
1473/* Memory is 3 times as expensive as registers.
1474 ??? Is that the right way to look at it? */
5b8ae21f 1475#define MEMORY_MOVE_COST(MODE,CLASS,IN_P) \
8c5ca3b9
DE
1476(GET_MODE_SIZE (MODE) <= UNITS_PER_WORD ? 6 : 12)
1477
1478/* The cost of a branch insn. */
1479/* A value of 2 here causes GCC to avoid using branches in comparisons like
1480 while (a < N && a). Branches aren't that expensive on the M32R so
1481 we define this as 1. Defining it as 2 had a heavy hit in fp-bit.c. */
56e2e762 1482#define BRANCH_COST ((TARGET_BRANCH_COST) ? 2 : 1)
8c5ca3b9
DE
1483
1484/* Provide the costs of a rtl expression. This is in the body of a
1485 switch on CODE. The purpose for the cost of MULT is to encourage
1486 `synth_mult' to find a synthetic multiply when reasonable.
1487
1488 If we need more than 12 insns to do a multiply, then go out-of-line,
1489 since the call overhead will be < 10% of the cost of the multiply. */
56e2e762
NC
1490#define RTX_COSTS(X, CODE, OUTER_CODE) \
1491 case MULT : \
1492 return COSTS_N_INSNS (3); \
1493 case DIV : \
1494 case UDIV : \
1495 case MOD : \
1496 case UMOD : \
1497 return COSTS_N_INSNS (10);
8c5ca3b9
DE
1498
1499/* Nonzero if access to memory by bytes is slow and undesirable.
1500 For RISC chips, it means that access to memory by bytes is no
1501 better than access by words when possible, so grab a whole word
1502 and maybe make use of that. */
1503#define SLOW_BYTE_ACCESS 1
1504
1505/* Define this macro if it is as good or better to call a constant
1506 function address than to call an address kept in a register. */
8c5ca3b9
DE
1507#define NO_FUNCTION_CSE
1508
1509/* Define this macro if it is as good or better for a function to call
1510 itself with an explicit address than to call an address kept in a
1511 register. */
8c5ca3b9
DE
1512#define NO_RECURSIVE_FUNCTION_CSE
1513
2b7972b0
MM
1514/* When the `length' insn attribute is used, this macro specifies the
1515 value to be assigned to the address of the first insn in a
1516 function. If not specified, 0 is used. */
1517#define FIRST_INSN_ADDRESS m32r_first_insn_address ()
1518
8c5ca3b9
DE
1519\f
1520/* Section selection. */
1521
1522#define TEXT_SECTION_ASM_OP "\t.section .text"
1523#define DATA_SECTION_ASM_OP "\t.section .data"
1524#define RODATA_SECTION_ASM_OP "\t.section .rodata"
1525#define BSS_SECTION_ASM_OP "\t.section .bss"
1526#define SDATA_SECTION_ASM_OP "\t.section .sdata"
1527#define SBSS_SECTION_ASM_OP "\t.section .sbss"
1528/* This one is for svr4.h. */
d48bc59a
RH
1529#undef READONLY_DATA_SECTION_ASM_OP
1530#define READONLY_DATA_SECTION_ASM_OP "\t.section .rodata"
8c5ca3b9
DE
1531
1532/* A list of names for sections other than the standard two, which are
1533 `in_text' and `in_data'. You need not define this macro
1534 on a system with no other sections (that GCC needs to use). */
56e2e762 1535#undef EXTRA_SECTIONS
d48bc59a 1536#define EXTRA_SECTIONS in_sdata, in_sbss
8c5ca3b9
DE
1537
1538/* One or more functions to be defined in "varasm.c". These
1539 functions should do jobs analogous to those of `text_section' and
1540 `data_section', for your additional sections. Do not define this
1541 macro if you do not define `EXTRA_SECTIONS'. */
56e2e762
NC
1542#undef EXTRA_SECTION_FUNCTIONS
1543#define EXTRA_SECTION_FUNCTIONS \
56e2e762
NC
1544 SDATA_SECTION_FUNCTION \
1545 SBSS_SECTION_FUNCTION
8c5ca3b9 1546
2b7972b0 1547#define SDATA_SECTION_FUNCTION \
8c5ca3b9
DE
1548void \
1549sdata_section () \
1550{ \
1551 if (in_section != in_sdata) \
1552 { \
1553 fprintf (asm_out_file, "%s\n", SDATA_SECTION_ASM_OP); \
1554 in_section = in_sdata; \
1555 } \
1556} \
1557
2b7972b0 1558#define SBSS_SECTION_FUNCTION \
8c5ca3b9
DE
1559void \
1560sbss_section () \
1561{ \
1562 if (in_section != in_sbss) \
1563 { \
1564 fprintf (asm_out_file, "%s\n", SBSS_SECTION_ASM_OP); \
1565 in_section = in_sbss; \
1566 } \
1567} \
1568
ae46c4e0
RH
1569#undef TARGET_ASM_SELECT_SECTION
1570#define TARGET_ASM_SELECT_SECTION m32r_select_section
8c5ca3b9 1571
8c5ca3b9
DE
1572/* Define this macro if jump tables (for tablejump insns) should be
1573 output in the text section, along with the assembler instructions.
1574 Otherwise, the readonly data section is used.
1575 This macro is irrelevant if there is no separate readonly data section. */
1576/*#define JUMP_TABLES_IN_TEXT_SECTION*/
1577
1578/* Define this macro if references to a symbol must be treated
1579 differently depending on something about the variable or
1580 function named by the symbol (such as what section it is in).
1581
1582 The macro definition, if any, is executed immediately after the
1583 rtl for DECL or other node is created.
1584 The value of the rtl will be a `mem' whose address is a
1585 `symbol_ref'.
1586
1587 The usual thing for this macro to do is to store a flag in the
1588 `symbol_ref' (such as `SYMBOL_REF_FLAG') or to store a modified
1589 name string in the `symbol_ref' (if one bit is not enough
1590 information). */
1591
1592#define SDATA_FLAG_CHAR '@'
1593/* Small objects are recorded with no prefix for space efficiency since
1594 they'll be the most common. This isn't the case if the user passes
1595 -mmodel={medium|large} and one could choose to not mark symbols that
1596 are the default, but that complicates things. */
1597/*#define SMALL_FLAG_CHAR '#'*/
1598#define MEDIUM_FLAG_CHAR '%'
1599#define LARGE_FLAG_CHAR '&'
1600
1601#define SDATA_NAME_P(NAME) (*(NAME) == SDATA_FLAG_CHAR)
1602/*#define SMALL_NAME_P(NAME) (*(NAME) == SMALL_FLAG_CHAR)*/
0ebaa85d 1603#define SMALL_NAME_P(NAME) (! ENCODED_NAME_P (NAME) && ! LIT_NAME_P (NAME))
8c5ca3b9
DE
1604#define MEDIUM_NAME_P(NAME) (*(NAME) == MEDIUM_FLAG_CHAR)
1605#define LARGE_NAME_P(NAME) (*(NAME) == LARGE_FLAG_CHAR)
0ebaa85d
DE
1606/* For string literals, etc. */
1607#define LIT_NAME_P(NAME) ((NAME)[0] == '*' && (NAME)[1] == '.')
8c5ca3b9
DE
1608
1609#define ENCODED_NAME_P(SYMBOL_NAME) \
1610(SDATA_NAME_P (SYMBOL_NAME) \
1611 /*|| SMALL_NAME_P (SYMBOL_NAME)*/ \
1612 || MEDIUM_NAME_P (SYMBOL_NAME) \
1613 || LARGE_NAME_P (SYMBOL_NAME))
1614
8c5ca3b9 1615/* Decode SYM_NAME and store the real name part in VAR, sans
fb49053f 1616 the characters that encode section info. */
0ebaa85d 1617/* Note that we have to handle symbols like "%*start". */
8c5ca3b9
DE
1618#define STRIP_NAME_ENCODING(VAR, SYMBOL_NAME) \
1619do { \
1620 (VAR) = (SYMBOL_NAME) + ENCODED_NAME_P (SYMBOL_NAME); \
1621 (VAR) += *(VAR) == '*'; \
1622} while (0)
1623\f
1624/* PIC */
1625
1626/* The register number of the register used to address a table of static
1627 data addresses in memory. In some cases this register is defined by a
1628 processor's ``application binary interface'' (ABI). When this macro
1629 is defined, RTL is generated for this register once, as with the stack
1630 pointer and frame pointer registers. If this macro is not defined, it
1631 is up to the machine-dependent files to allocate such a register (if
1632 necessary). */
1633/*#define PIC_OFFSET_TABLE_REGNUM 12*/
1634
1635/* Define this macro if the register defined by PIC_OFFSET_TABLE_REGNUM is
1636 clobbered by calls. Do not define this macro if PIC_OFFSET_TABLE_REGNUM
1637 is not defined. */
1638/* This register is call-saved on the M32R. */
1639/*#define PIC_OFFSET_TABLE_REG_CALL_CLOBBERED*/
1640
1641/* By generating position-independent code, when two different programs (A
1642 and B) share a common library (libC.a), the text of the library can be
1643 shared whether or not the library is linked at the same address for both
1644 programs. In some of these environments, position-independent code
1645 requires not only the use of different addressing modes, but also
1646 special code to enable the use of these addressing modes.
1647
1648 The FINALIZE_PIC macro serves as a hook to emit these special
1649 codes once the function is being compiled into assembly code, but not
1650 before. (It is not done before, because in the case of compiling an
1651 inline function, it would lead to multiple PIC prologues being
1652 included in functions which used inline functions and were compiled to
1653 assembly language.) */
1654
1655/*#define FINALIZE_PIC m32r_finalize_pic ()*/
1656
1657/* A C expression that is nonzero if X is a legitimate immediate
1658 operand on the target machine when generating position independent code.
1659 You can assume that X satisfies CONSTANT_P, so you need not
1660 check this. You can also assume `flag_pic' is true, so you need not
1661 check it either. You need not define this macro if all constants
1662 (including SYMBOL_REF) can be immediate operands when generating
1663 position independent code. */
1664/*#define LEGITIMATE_PIC_OPERAND_P(X)*/
1665\f
1666/* Control the assembler format that we output. */
1667
1668/* Output at beginning of assembler file. */
8c5ca3b9
DE
1669#define ASM_FILE_START(FILE) m32r_asm_file_start (FILE)
1670
1671/* A C string constant describing how to begin a comment in the target
1672 assembler language. The compiler assumes that the comment will
1673 end at the end of the line. */
1674#define ASM_COMMENT_START ";"
1675
1676/* Output to assembler file text saying following lines
1677 may contain character constants, extra white space, comments, etc. */
1678#define ASM_APP_ON ""
1679
1680/* Output to assembler file text saying following lines
1681 no longer contain unusual constructs. */
1682#define ASM_APP_OFF ""
1683
8c5ca3b9
DE
1684/* This is how to output the definition of a user-level label named NAME,
1685 such as the label on a static function or variable NAME. */
1686/* On the M32R we need to ensure the next instruction starts on a 32 bit
1687 boundary [the previous insn must either be 2 16 bit insns or 1 32 bit]. */
56e2e762
NC
1688#define ASM_OUTPUT_LABEL(FILE, NAME) \
1689 do \
1690 { \
1691 assemble_name (FILE, NAME); \
1692 fputs (":\n", FILE); \
1693 } \
1694 while (0)
8c5ca3b9
DE
1695
1696/* This is how to output a command to make the user-level label named NAME
1697 defined for reference from other files. */
56e2e762
NC
1698#define ASM_GLOBALIZE_LABEL(FILE, NAME) \
1699 do \
1700 { \
1701 fputs ("\t.global\t", FILE); \
1702 assemble_name (FILE, NAME); \
1703 fputs ("\n", FILE); \
1704 } \
1705 while (0)
8c5ca3b9
DE
1706
1707/* This is how to output a reference to a user-level label named NAME.
1708 `assemble_name' uses this. */
56e2e762
NC
1709#undef ASM_OUTPUT_LABELREF
1710#define ASM_OUTPUT_LABELREF(FILE, NAME) \
1711 do \
1712 { \
1713 const char * real_name; \
1714 STRIP_NAME_ENCODING (real_name, (NAME)); \
1715 asm_fprintf (FILE, "%U%s", real_name); \
1716 } \
1717 while (0)
8c5ca3b9 1718
5f97de0a
DE
1719/* If -Os, don't force line number labels to begin at the beginning of
1720 the word; we still want the assembler to try to put things in parallel,
1721 should that be possible.
1722 For m32r/d, instructions are never in parallel (other than with a nop)
1723 and the simulator and stub both handle a breakpoint in the middle of
1724 a word so don't ever force line number labels to begin at the beginning
1725 of a word. */
5b8ae21f
MM
1726
1727#undef ASM_OUTPUT_SOURCE_LINE
1728#define ASM_OUTPUT_SOURCE_LINE(file, line) \
56e2e762
NC
1729 do \
1730 { \
1731 static int sym_lineno = 1; \
1732 fprintf (file, ".stabn 68,0,%d,.LM%d-", \
1733 line, sym_lineno); \
1734 assemble_name \
1735 (file, XSTR (XEXP (DECL_RTL (current_function_decl), 0), 0)); \
1736 fprintf (file, (optimize_size || TARGET_M32R) \
1737 ? "\n\t.debugsym .LM%d\n" \
1738 : "\n.LM%d:\n", \
1739 sym_lineno); \
1740 sym_lineno += 1; \
1741 } \
1742 while (0)
5b8ae21f 1743
8c5ca3b9
DE
1744/* Store in OUTPUT a string (made with alloca) containing
1745 an assembler-name for a local static variable named NAME.
1746 LABELNO is an integer which is different for each call. */
56e2e762
NC
1747#define ASM_FORMAT_PRIVATE_NAME(OUTPUT, NAME, LABELNO) \
1748 do \
1749 { \
1750 (OUTPUT) = (char *) alloca (strlen ((NAME)) + 10);\
1751 sprintf ((OUTPUT), "%s.%d", (NAME), (LABELNO)); \
1752 } \
1753 while (0)
8c5ca3b9
DE
1754
1755/* How to refer to registers in assembler output.
1756 This sequence is indexed by compiler's hard-register-number (see above). */
56e2e762
NC
1757#ifndef SUBTARGET_REGISTER_NAMES
1758#define SUBTARGET_REGISTER_NAMES
1759#endif
1760
1761#define REGISTER_NAMES \
8c5ca3b9
DE
1762{ \
1763 "r0", "r1", "r2", "r3", "r4", "r5", "r6", "r7", \
1764 "r8", "r9", "r10", "r11", "r12", "fp", "lr", "sp", \
56e2e762
NC
1765 "ap", "cbit", "a0" \
1766 SUBTARGET_REGISTER_NAMES \
8c5ca3b9
DE
1767}
1768
1769/* If defined, a C initializer for an array of structures containing
1770 a name and a register number. This macro defines additional names
1771 for hard registers, thus allowing the `asm' option in declarations
1772 to refer to registers using alternate names. */
56e2e762
NC
1773#ifndef SUBTARGET_ADDITIONAL_REGISTER_NAMES
1774#define SUBTARGET_ADDITIONAL_REGISTER_NAMES
1775#endif
1776
1777#define ADDITIONAL_REGISTER_NAMES \
8c5ca3b9
DE
1778{ \
1779 /*{ "gp", GP_REGNUM },*/ \
1780 { "r13", FRAME_POINTER_REGNUM }, \
1781 { "r14", RETURN_ADDR_REGNUM }, \
1782 { "r15", STACK_POINTER_REGNUM }, \
56e2e762 1783 SUBTARGET_ADDITIONAL_REGISTER_NAMES \
8c5ca3b9
DE
1784}
1785
1786/* A C expression which evaluates to true if CODE is a valid
1787 punctuation character for use in the `PRINT_OPERAND' macro. */
f540a7d3 1788extern char m32r_punct_chars[256];
8c5ca3b9 1789#define PRINT_OPERAND_PUNCT_VALID_P(CHAR) \
56e2e762 1790 m32r_punct_chars[(unsigned char) (CHAR)]
8c5ca3b9
DE
1791
1792/* Print operand X (an rtx) in assembler syntax to file FILE.
1793 CODE is a letter or dot (`z' in `%z0') or 0 if no letter was specified.
1794 For `%' followed by punctuation, CODE is the punctuation and X is null. */
1795#define PRINT_OPERAND(FILE, X, CODE) \
56e2e762 1796 m32r_print_operand (FILE, X, CODE)
8c5ca3b9
DE
1797
1798/* A C compound statement to output to stdio stream STREAM the
1799 assembler syntax for an instruction operand that is a memory
fb49053f 1800 reference whose address is ADDR. ADDR is an RTL expression. */
8c5ca3b9 1801#define PRINT_OPERAND_ADDRESS(FILE, ADDR) \
56e2e762 1802 m32r_print_operand_address (FILE, ADDR)
8c5ca3b9
DE
1803
1804/* If defined, C string expressions to be used for the `%R', `%L',
1805 `%U', and `%I' options of `asm_fprintf' (see `final.c'). These
1806 are useful when a single `md' file must support multiple assembler
1807 formats. In that case, the various `tm.h' files can define these
1808 macros differently. */
1809#define REGISTER_PREFIX ""
1810#define LOCAL_LABEL_PREFIX ".L"
1811#define USER_LABEL_PREFIX ""
1812#define IMMEDIATE_PREFIX "#"
1813
1814/* This is how to output an element of a case-vector that is absolute. */
56e2e762
NC
1815#define ASM_OUTPUT_ADDR_VEC_ELT(FILE, VALUE) \
1816 do \
1817 { \
1818 char label[30]; \
1819 ASM_GENERATE_INTERNAL_LABEL (label, "L", VALUE); \
1820 fprintf (FILE, "\t.word\t"); \
1821 assemble_name (FILE, label); \
1822 fprintf (FILE, "\n"); \
1823 } \
1824 while (0)
8c5ca3b9
DE
1825
1826/* This is how to output an element of a case-vector that is relative. */
56e2e762
NC
1827#define ASM_OUTPUT_ADDR_DIFF_ELT(FILE, BODY, VALUE, REL)\
1828 do \
1829 { \
1830 char label[30]; \
1831 ASM_GENERATE_INTERNAL_LABEL (label, "L", VALUE); \
1832 fprintf (FILE, "\t.word\t"); \
1833 assemble_name (FILE, label); \
1834 fprintf (FILE, "-"); \
1835 ASM_GENERATE_INTERNAL_LABEL (label, "L", REL); \
1836 assemble_name (FILE, label); \
1837 fprintf (FILE, ")\n"); \
1838 } \
1839 while (0)
8c5ca3b9 1840
fc470718
R
1841/* The desired alignment for the location counter at the beginning
1842 of a loop. */
8c5ca3b9
DE
1843/* On the M32R, align loops to 32 byte boundaries (cache line size)
1844 if -malign-loops. */
fc470718 1845#define LOOP_ALIGN(LABEL) (TARGET_ALIGN_LOOPS ? 5 : 0)
8c5ca3b9 1846
56e2e762
NC
1847/* Define this to be the maximum number of insns to move around when moving
1848 a loop test from the top of a loop to the bottom
1849 and seeing whether to duplicate it. The default is thirty.
1850
1851 Loop unrolling currently doesn't like this optimization, so
1852 disable doing if we are unrolling loops and saving space. */
1853#define LOOP_TEST_THRESHOLD (optimize_size \
1854 && !flag_unroll_loops \
1855 && !flag_unroll_all_loops ? 2 : 30)
1856
8c5ca3b9
DE
1857/* This is how to output an assembler line
1858 that says to advance the location counter
1859 to a multiple of 2**LOG bytes. */
1860/* .balign is used to avoid confusion. */
56e2e762
NC
1861#define ASM_OUTPUT_ALIGN(FILE,LOG) \
1862 do \
1863 { \
1864 if ((LOG) != 0) \
1865 fprintf (FILE, "\t.balign %d\n", 1 << (LOG)); \
1866 } \
1867 while (0)
8c5ca3b9
DE
1868
1869/* Like `ASM_OUTPUT_COMMON' except takes the required alignment as a
1870 separate, explicit argument. If you define this macro, it is used in
1871 place of `ASM_OUTPUT_COMMON', and gives you more flexibility in
1872 handling the required alignment of the variable. The alignment is
1873 specified as the number of bits. */
1874
6e7b07a7 1875#define SCOMMON_ASM_OP "\t.scomm\t"
8c5ca3b9 1876
56e2e762
NC
1877#undef ASM_OUTPUT_ALIGNED_COMMON
1878#define ASM_OUTPUT_ALIGNED_COMMON(FILE, NAME, SIZE, ALIGN) \
1879 do \
8c5ca3b9 1880 { \
56e2e762
NC
1881 if (! TARGET_SDATA_NONE \
1882 && (SIZE) > 0 && (SIZE) <= g_switch_value) \
016c8440 1883 fprintf ((FILE), "%s", SCOMMON_ASM_OP); \
56e2e762 1884 else \
016c8440 1885 fprintf ((FILE), "%s", COMMON_ASM_OP); \
8c5ca3b9 1886 assemble_name ((FILE), (NAME)); \
56e2e762 1887 fprintf ((FILE), ",%u,%u\n", (SIZE), (ALIGN) / BITS_PER_UNIT); \
8c5ca3b9 1888 } \
56e2e762 1889 while (0)
8c5ca3b9
DE
1890
1891/* Like `ASM_OUTPUT_BSS' except takes the required alignment as a
1892 separate, explicit argument. If you define this macro, it is used in
1893 place of `ASM_OUTPUT_BSS', and gives you more flexibility in
1894 handling the required alignment of the variable. The alignment is
1895 specified as the number of bits.
1896
1897 For the M32R we need sbss support. */
1898
56e2e762
NC
1899#define ASM_OUTPUT_ALIGNED_BSS(FILE, DECL, NAME, SIZE, ALIGN) \
1900 do \
1901 { \
1902 ASM_GLOBALIZE_LABEL (FILE, NAME); \
1903 ASM_OUTPUT_ALIGNED_COMMON (FILE, NAME, SIZE, ALIGN); \
1904 } \
1905 while (0)
8c5ca3b9
DE
1906\f
1907/* Debugging information. */
1908
1909/* Generate DBX and DWARF debugging information. */
56e2e762
NC
1910#undef DBX_DEBUGGING_INFO
1911#undef DWARF_DEBUGGING_INFO
1912#undef DWARF2_DEBUGGING_INFO
1913
8c5ca3b9
DE
1914#define DBX_DEBUGGING_INFO
1915#define DWARF_DEBUGGING_INFO
56e2e762 1916#define DWARF2_DEBUGGING_INFO
8c5ca3b9
DE
1917
1918/* Prefer STABS (for now). */
56e2e762 1919#undef PREFERRED_DEBUGGING_TYPE
8c5ca3b9
DE
1920#define PREFERRED_DEBUGGING_TYPE DBX_DEBUG
1921
8c5ca3b9
DE
1922/* Turn off splitting of long stabs. */
1923#define DBX_CONTIN_LENGTH 0
1924\f
1925/* Miscellaneous. */
1926
1927/* Specify the machine mode that this machine uses
1928 for the index in the tablejump instruction. */
1929#define CASE_VECTOR_MODE Pmode
1930
18543a22
ILT
1931/* Define as C expression which evaluates to nonzero if the tablejump
1932 instruction expects the table to contain offsets from the address of the
1933 table.
1934 Do not define this if the table should contain absolute addresses. */
8c5ca3b9
DE
1935/* It's not clear what PIC will look like or whether we want to use -fpic
1936 for the embedded form currently being talked about. For now require -fpic
1937 to get pc relative switch tables. */
18543a22 1938/*#define CASE_VECTOR_PC_RELATIVE 1 */
8c5ca3b9
DE
1939
1940/* Define if operations between registers always perform the operation
1941 on the full register even if a narrower mode is specified. */
1942#define WORD_REGISTER_OPERATIONS
1943
1944/* Define if loading in MODE, an integral mode narrower than BITS_PER_WORD
1945 will either zero-extend or sign-extend. The value of this macro should
1946 be the code that says which one of the two operations is implicitly
1947 done, NIL if none. */
1948#define LOAD_EXTEND_OP(MODE) ZERO_EXTEND
1949
8c5ca3b9
DE
1950/* Max number of bytes we can move from memory to memory
1951 in one reasonably fast instruction. */
1952#define MOVE_MAX 4
1953
1954/* Define this to be nonzero if shift instructions ignore all but the low-order
1955 few bits. */
1956#define SHIFT_COUNT_TRUNCATED 1
1957
1958/* Value is 1 if truncating an integer of INPREC bits to OUTPREC bits
1959 is done just by pretending it is already truncated. */
1960#define TRULY_NOOP_TRUNCATION(OUTPREC, INPREC) 1
1961
1962/* We assume that the store-condition-codes instructions store 0 for false
1963 and some other value for true. This is the value stored for true. */
1964#define STORE_FLAG_VALUE 1
1965
1966/* Specify the machine mode that pointers have.
1967 After generation of rtl, the compiler makes no further distinction
1968 between pointers and any other objects of this machine mode. */
1969/* ??? The M32R doesn't have full 32 bit pointers, but making this PSImode has
56e2e762 1970 it's own problems (you have to add extendpsisi2 and truncsipsi2).
8c5ca3b9
DE
1971 Try to avoid it. */
1972#define Pmode SImode
1973
1974/* A function address in a call instruction. */
1975#define FUNCTION_MODE SImode
8c5ca3b9
DE
1976\f
1977/* Define the information needed to generate branch and scc insns. This is
1978 stored from the compare operation. Note that we can't use "rtx" here
1979 since it hasn't been defined! */
2b7972b0
MM
1980extern struct rtx_def * m32r_compare_op0;
1981extern struct rtx_def * m32r_compare_op1;
8c5ca3b9
DE
1982
1983/* M32R function types. */
2b7972b0
MM
1984enum m32r_function_type
1985{
8c5ca3b9
DE
1986 M32R_FUNCTION_UNKNOWN, M32R_FUNCTION_NORMAL, M32R_FUNCTION_INTERRUPT
1987};
56e2e762
NC
1988
1989#define M32R_INTERRUPT_P(TYPE) ((TYPE) == M32R_FUNCTION_INTERRUPT)
2b7972b0
MM
1990
1991/* Define this if you have defined special-purpose predicates in the
1992 file `MACHINE.c'. This macro is called within an initializer of an
1993 array of structures. The first field in the structure is the name
1994 of a predicate and the second field is an array of rtl codes. For
1995 each predicate, list all rtl codes that can be in expressions
1996 matched by the predicate. The list should have a trailing comma. */
1997
1998#define PREDICATE_CODES \
de41e41c 1999{ "reg_or_zero_operand", { REG, SUBREG, CONST_INT }}, \
2b7972b0
MM
2000{ "conditional_move_operand", { REG, SUBREG, CONST_INT }}, \
2001{ "carry_compare_operand", { EQ, NE }}, \
2002{ "eqne_comparison_operator", { EQ, NE }}, \
2003{ "signed_comparison_operator", { EQ, NE, LT, LE, GT, GE }}, \
2004{ "move_dest_operand", { REG, SUBREG, MEM }}, \
2005{ "move_src_operand", { REG, SUBREG, MEM, CONST_INT, \
2006 CONST_DOUBLE, LABEL_REF, CONST, \
2007 SYMBOL_REF }}, \
2008{ "move_double_src_operand", { REG, SUBREG, MEM, CONST_INT, \
2009 CONST_DOUBLE }}, \
2010{ "two_insn_const_operand", { CONST_INT }}, \
2011{ "symbolic_operand", { SYMBOL_REF, LABEL_REF, CONST }}, \
56e2e762
NC
2012{ "seth_add3_operand", { SYMBOL_REF, LABEL_REF, CONST }}, \
2013{ "int8_operand", { CONST_INT }}, \
2014{ "uint16_operand", { CONST_INT }}, \
2b7972b0
MM
2015{ "reg_or_int16_operand", { REG, SUBREG, CONST_INT }}, \
2016{ "reg_or_uint16_operand", { REG, SUBREG, CONST_INT }}, \
2017{ "reg_or_cmp_int16_operand", { REG, SUBREG, CONST_INT }}, \
56e2e762 2018{ "reg_or_eq_int16_operand", { REG, SUBREG, CONST_INT }}, \
2b7972b0
MM
2019{ "cmp_int16_operand", { CONST_INT }}, \
2020{ "call_address_operand", { SYMBOL_REF, LABEL_REF, CONST }}, \
56e2e762 2021{ "extend_operand", { REG, SUBREG, MEM }}, \
2b7972b0 2022{ "small_insn_p", { INSN, CALL_INSN, JUMP_INSN }}, \
d2a73f8e 2023{ "m32r_block_immediate_operand",{ CONST_INT }}, \
997718c7
RH
2024{ "large_insn_p", { INSN, CALL_INSN, JUMP_INSN }}, \
2025{ "seth_add3_operand", { SYMBOL_REF, LABEL_REF, CONST }},
2b7972b0 2026
This page took 1.122804 seconds and 5 git commands to generate.