]> gcc.gnu.org Git - gcc.git/blame - gcc/config/arm/arm.h
c-decl.c, [...]: Don't check TARGET_MEM_FUNCTIONS.
[gcc.git] / gcc / config / arm / arm.h
CommitLineData
f5a1b0d2 1/* Definitions of target machine for GNU compiler, for ARM.
cf011243 2 Copyright (C) 1991, 1993, 1994, 1995, 1996, 1997, 1998, 1999, 2000,
f9ba5949 3 2001, 2002, 2003, 2004 Free Software Foundation, Inc.
35d965d5 4 Contributed by Pieter `Tiggr' Schoenmakers (rcpieter@win.tue.nl)
8b109b37 5 and Martin Simmons (@harleqn.co.uk).
949d79eb 6 More major hacks by Richard Earnshaw (rearnsha@arm.com)
6cfc7210
NC
7 Minor hacks by Nick Clifton (nickc@cygnus.com)
8
4f448245 9 This file is part of GCC.
35d965d5 10
4f448245
NC
11 GCC is free software; you can redistribute it and/or modify it
12 under the terms of the GNU General Public License as published
13 by the Free Software Foundation; either version 2, or (at your
14 option) any later version.
35d965d5 15
4f448245
NC
16 GCC is distributed in the hope that it will be useful, but WITHOUT
17 ANY WARRANTY; without even the implied warranty of MERCHANTABILITY
18 or FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public
19 License for more details.
35d965d5 20
4f448245
NC
21 You should have received a copy of the GNU General Public License
22 along with GCC; see the file COPYING. If not, write to
23 the Free Software Foundation, 59 Temple Place - Suite 330, Boston,
24 MA 02111-1307, USA. */
35d965d5 25
88657302
RH
26#ifndef GCC_ARM_H
27#define GCC_ARM_H
b355a481 28
78011587
PB
29/* The archetecture define. */
30extern char arm_arch_name[];
31
e6471be6
NB
32/* Target CPU builtins. */
33#define TARGET_CPU_CPP_BUILTINS() \
34 do \
35 { \
9b66ebb1
PB
36 /* Define __arm__ even when in thumb mode, for \
37 consistency with armcc. */ \
38 builtin_define ("__arm__"); \
61f0ccff 39 builtin_define ("__APCS_32__"); \
9b66ebb1 40 if (TARGET_THUMB) \
e6471be6
NB
41 builtin_define ("__thumb__"); \
42 \
43 if (TARGET_BIG_END) \
44 { \
45 builtin_define ("__ARMEB__"); \
46 if (TARGET_THUMB) \
47 builtin_define ("__THUMBEB__"); \
48 if (TARGET_LITTLE_WORDS) \
49 builtin_define ("__ARMWEL__"); \
50 } \
51 else \
52 { \
53 builtin_define ("__ARMEL__"); \
54 if (TARGET_THUMB) \
55 builtin_define ("__THUMBEL__"); \
56 } \
57 \
e6471be6
NB
58 if (TARGET_SOFT_FLOAT) \
59 builtin_define ("__SOFTFP__"); \
60 \
9b66ebb1 61 if (TARGET_VFP) \
b5b620a4
JT
62 builtin_define ("__VFP_FP__"); \
63 \
e6471be6
NB
64 /* Add a define for interworking. \
65 Needed when building libgcc.a. */ \
66 if (TARGET_INTERWORK) \
67 builtin_define ("__THUMB_INTERWORK__"); \
68 \
69 builtin_assert ("cpu=arm"); \
70 builtin_assert ("machine=arm"); \
78011587
PB
71 \
72 builtin_define (arm_arch_name); \
73 if (arm_arch_cirrus) \
74 builtin_define ("__MAVERICK__"); \
75 if (arm_arch_xscale) \
76 builtin_define ("__XSCALE__"); \
77 if (arm_arch_iwmmxt) \
78 builtin_define ("__IWMMXT__"); \
4adf3e34
PB
79 if (TARGET_AAPCS_BASED) \
80 builtin_define ("__ARM_EABI__"); \
e6471be6
NB
81 } while (0)
82
9b66ebb1
PB
83/* The various ARM cores. */
84enum processor_type
85{
78011587 86#define ARM_CORE(NAME, ARCH, FLAGS, COSTS) \
9b66ebb1
PB
87 NAME,
88#include "arm-cores.def"
89#undef ARM_CORE
90 /* Used to indicate that no processor has been specified. */
91 arm_none
92};
93
78011587
PB
94enum target_cpus
95{
96#define ARM_CORE(NAME, ARCH, FLAGS, COSTS) \
97 TARGET_CPU_##NAME,
98#include "arm-cores.def"
99#undef ARM_CORE
100 TARGET_CPU_generic
101};
102
9b66ebb1
PB
103/* The processor for which instructions should be scheduled. */
104extern enum processor_type arm_tune;
105
d5b7b3ae 106typedef enum arm_cond_code
89c7ca52
RE
107{
108 ARM_EQ = 0, ARM_NE, ARM_CS, ARM_CC, ARM_MI, ARM_PL, ARM_VS, ARM_VC,
109 ARM_HI, ARM_LS, ARM_GE, ARM_LT, ARM_GT, ARM_LE, ARM_AL, ARM_NV
d5b7b3ae
RE
110}
111arm_cc;
6cfc7210 112
d5b7b3ae 113extern arm_cc arm_current_cc;
ff9940b0 114
d5b7b3ae 115#define ARM_INVERSE_CONDITION_CODE(X) ((arm_cc) (((int)X) ^ 1))
89c7ca52 116
6cfc7210
NC
117extern int arm_target_label;
118extern int arm_ccfsm_state;
e2500fed 119extern GTY(()) rtx arm_target_insn;
6cfc7210
NC
120/* Run-time compilation parameters selecting different hardware subsets. */
121extern int target_flags;
9b66ebb1
PB
122/* The floating point mode. */
123extern const char *target_fpu_name;
59b9a953 124/* For backwards compatibility. */
9b66ebb1
PB
125extern const char *target_fpe_name;
126/* Whether to use floating point hardware. */
127extern const char *target_float_abi_name;
5848830f
PB
128/* Which ABI to use. */
129extern const char *target_abi_name;
d5b7b3ae 130/* Define the information needed to generate branch insns. This is
e2500fed
GK
131 stored from the compare operation. */
132extern GTY(()) rtx arm_compare_op0;
133extern GTY(()) rtx arm_compare_op1;
d5b7b3ae 134/* The label of the current constant pool. */
e2500fed 135extern rtx pool_vector_label;
d5b7b3ae 136/* Set to 1 when a return insn is output, this means that the epilogue
d6b4baa4 137 is not needed. */
d5b7b3ae 138extern int return_used_this_function;
e2500fed
GK
139/* Used to produce AOF syntax assembler. */
140extern GTY(()) rtx aof_pic_label;
35d965d5 141\f
d6b4baa4 142/* Just in case configure has failed to define anything. */
7a801826
RE
143#ifndef TARGET_CPU_DEFAULT
144#define TARGET_CPU_DEFAULT TARGET_CPU_generic
145#endif
146
7a801826 147
5742588d 148#undef CPP_SPEC
78011587 149#define CPP_SPEC "%(subtarget_cpp_spec) \
e6471be6
NB
150%{msoft-float:%{mhard-float: \
151 %e-msoft-float and -mhard_float may not be used together}} \
152%{mbig-endian:%{mlittle-endian: \
153 %e-mbig-endian and -mlittle-endian may not be used together}}"
7a801826 154
be393ecf 155#ifndef CC1_SPEC
dfa08768 156#define CC1_SPEC ""
be393ecf 157#endif
7a801826
RE
158
159/* This macro defines names of additional specifications to put in the specs
160 that can be used in various specifications like CC1_SPEC. Its definition
161 is an initializer with a subgrouping for each command option.
162
163 Each subgrouping contains a string constant, that defines the
4f448245 164 specification name, and a string constant that used by the GCC driver
7a801826
RE
165 program.
166
167 Do not define this macro if it does not need to do anything. */
168#define EXTRA_SPECS \
38fc909b 169 { "subtarget_cpp_spec", SUBTARGET_CPP_SPEC }, \
7a801826
RE
170 SUBTARGET_EXTRA_SPECS
171
914a3b8c 172#ifndef SUBTARGET_EXTRA_SPECS
7a801826 173#define SUBTARGET_EXTRA_SPECS
914a3b8c
DM
174#endif
175
6cfc7210 176#ifndef SUBTARGET_CPP_SPEC
38fc909b 177#define SUBTARGET_CPP_SPEC ""
6cfc7210 178#endif
35d965d5
RS
179\f
180/* Run-time Target Specification. */
ff9940b0 181#ifndef TARGET_VERSION
6cfc7210 182#define TARGET_VERSION fputs (" (ARM/generic)", stderr);
ff9940b0 183#endif
35d965d5 184
35d965d5
RS
185/* Nonzero if the function prologue (and epilogue) should obey
186 the ARM Procedure Call Standard. */
6cfc7210 187#define ARM_FLAG_APCS_FRAME (1 << 0)
35d965d5
RS
188
189/* Nonzero if the function prologue should output the function name to enable
190 the post mortem debugger to print a backtrace (very useful on RISCOS,
11c1a207
RE
191 unused on RISCiX). Specifying this flag also enables
192 -fno-omit-frame-pointer.
35d965d5 193 XXX Must still be implemented in the prologue. */
6cfc7210 194#define ARM_FLAG_POKE (1 << 1)
35d965d5
RS
195
196/* Nonzero if floating point instructions are emulated by the FPE, in which
197 case instruction scheduling becomes very uninteresting. */
6cfc7210 198#define ARM_FLAG_FPE (1 << 2)
35d965d5 199
61f0ccff 200/* FLAG 0x0008 now spare (used to be apcs-32 selection). */
dfa08768 201
11c1a207
RE
202/* Nonzero if stack checking should be performed on entry to each function
203 which allocates temporary variables on the stack. */
6cfc7210 204#define ARM_FLAG_APCS_STACK (1 << 4)
11c1a207
RE
205
206/* Nonzero if floating point parameters should be passed to functions in
207 floating point registers. */
6cfc7210 208#define ARM_FLAG_APCS_FLOAT (1 << 5)
11c1a207
RE
209
210/* Nonzero if re-entrant, position independent code should be generated.
211 This is equivalent to -fpic. */
6cfc7210 212#define ARM_FLAG_APCS_REENT (1 << 6)
11c1a207 213
61f0ccff 214 /* FLAG 0x0080 now spare (used to be alignment traps). */
11c1a207
RE
215/* Nonzero if all floating point instructions are missing (and there is no
216 emulator either). Generate function calls for all ops in this case. */
6cfc7210 217#define ARM_FLAG_SOFT_FLOAT (1 << 8)
11c1a207
RE
218
219/* Nonzero if we should compile with BYTES_BIG_ENDIAN set to 1. */
6cfc7210 220#define ARM_FLAG_BIG_END (1 << 9)
11c1a207
RE
221
222/* Nonzero if we should compile for Thumb interworking. */
6cfc7210 223#define ARM_FLAG_INTERWORK (1 << 10)
11c1a207 224
ddee6aba
RE
225/* Nonzero if we should have little-endian words even when compiling for
226 big-endian (for backwards compatibility with older versions of GCC). */
6cfc7210 227#define ARM_FLAG_LITTLE_WORDS (1 << 11)
ddee6aba 228
f5a1b0d2 229/* Nonzero if we need to protect the prolog from scheduling */
6cfc7210 230#define ARM_FLAG_NO_SCHED_PRO (1 << 12)
f5a1b0d2 231
c11145f6 232/* Nonzero if a call to abort should be generated if a noreturn
dd18ae56 233 function tries to return. */
6cfc7210 234#define ARM_FLAG_ABORT_NORETURN (1 << 13)
c11145f6 235
d6b4baa4 236/* Nonzero if function prologues should not load the PIC register. */
dd18ae56 237#define ARM_FLAG_SINGLE_PIC_BASE (1 << 14)
ed0e6530 238
b020fd92
NC
239/* Nonzero if all call instructions should be indirect. */
240#define ARM_FLAG_LONG_CALLS (1 << 15)
d5b7b3ae
RE
241
242/* Nonzero means that the target ISA is the THUMB, not the ARM. */
243#define ARM_FLAG_THUMB (1 << 16)
244
245/* Set if a TPCS style stack frame should be generated, for non-leaf
246 functions, even if they do not need one. */
247#define THUMB_FLAG_BACKTRACE (1 << 17)
b020fd92 248
d5b7b3ae
RE
249/* Set if a TPCS style stack frame should be generated, for leaf
250 functions, even if they do not need one. */
251#define THUMB_FLAG_LEAF_BACKTRACE (1 << 18)
252
253/* Set if externally visible functions should assume that they
254 might be called in ARM mode, from a non-thumb aware code. */
255#define THUMB_FLAG_CALLEE_SUPER_INTERWORKING (1 << 19)
256
257/* Set if calls via function pointers should assume that their
258 destination is non-Thumb aware. */
259#define THUMB_FLAG_CALLER_SUPER_INTERWORKING (1 << 20)
260
9b6b54e2 261/* Fix invalid Cirrus instruction combinations by inserting NOPs. */
5848830f 262#define CIRRUS_FIX_INVALID_INSNS (1 << 21)
9b6b54e2 263
d5b7b3ae 264#define TARGET_APCS_FRAME (target_flags & ARM_FLAG_APCS_FRAME)
11c1a207
RE
265#define TARGET_POKE_FUNCTION_NAME (target_flags & ARM_FLAG_POKE)
266#define TARGET_FPE (target_flags & ARM_FLAG_FPE)
11c1a207
RE
267#define TARGET_APCS_STACK (target_flags & ARM_FLAG_APCS_STACK)
268#define TARGET_APCS_FLOAT (target_flags & ARM_FLAG_APCS_FLOAT)
269#define TARGET_APCS_REENT (target_flags & ARM_FLAG_APCS_REENT)
9b66ebb1
PB
270#define TARGET_SOFT_FLOAT (arm_float_abi == ARM_FLOAT_ABI_SOFT)
271#define TARGET_SOFT_FLOAT_ABI (arm_float_abi != ARM_FLOAT_ABI_HARD)
272#define TARGET_HARD_FLOAT (arm_float_abi == ARM_FLOAT_ABI_HARD)
273#define TARGET_FPA (arm_fp_model == ARM_FP_MODEL_FPA)
274#define TARGET_MAVERICK (arm_fp_model == ARM_FP_MODEL_MAVERICK)
275#define TARGET_VFP (arm_fp_model == ARM_FP_MODEL_VFP)
5a9335ef
NC
276#define TARGET_IWMMXT (arm_arch_iwmmxt)
277#define TARGET_REALLY_IWMMXT (TARGET_IWMMXT && TARGET_ARM)
5848830f 278#define TARGET_IWMMXT_ABI (TARGET_ARM && arm_abi == ARM_ABI_IWMMXT)
11c1a207 279#define TARGET_BIG_END (target_flags & ARM_FLAG_BIG_END)
6cfc7210 280#define TARGET_INTERWORK (target_flags & ARM_FLAG_INTERWORK)
ddee6aba 281#define TARGET_LITTLE_WORDS (target_flags & ARM_FLAG_LITTLE_WORDS)
f5a1b0d2 282#define TARGET_NO_SCHED_PRO (target_flags & ARM_FLAG_NO_SCHED_PRO)
dd18ae56 283#define TARGET_ABORT_NORETURN (target_flags & ARM_FLAG_ABORT_NORETURN)
ed0e6530 284#define TARGET_SINGLE_PIC_BASE (target_flags & ARM_FLAG_SINGLE_PIC_BASE)
b020fd92 285#define TARGET_LONG_CALLS (target_flags & ARM_FLAG_LONG_CALLS)
d5b7b3ae
RE
286#define TARGET_THUMB (target_flags & ARM_FLAG_THUMB)
287#define TARGET_ARM (! TARGET_THUMB)
288#define TARGET_EITHER 1 /* (TARGET_ARM | TARGET_THUMB) */
289#define TARGET_CALLEE_INTERWORKING (target_flags & THUMB_FLAG_CALLEE_SUPER_INTERWORKING)
290#define TARGET_CALLER_INTERWORKING (target_flags & THUMB_FLAG_CALLER_SUPER_INTERWORKING)
291#define TARGET_BACKTRACE (leaf_function_p () \
292 ? (target_flags & THUMB_FLAG_LEAF_BACKTRACE) \
293 : (target_flags & THUMB_FLAG_BACKTRACE))
9b6b54e2 294#define TARGET_CIRRUS_FIX_INVALID_INSNS (target_flags & CIRRUS_FIX_INVALID_INSNS)
fdd695fd 295#define TARGET_LDRD (arm_arch5e && ARM_DOUBLEWORD_ALIGN)
b6685939
PB
296#define TARGET_AAPCS_BASED \
297 (arm_abi != ARM_ABI_APCS && arm_abi != ARM_ABI_ATPCS)
3ada8e17 298
c7bdf0a6 299/* SUBTARGET_SWITCHES is used to add flags on a per-config basis. */
3ada8e17
DE
300#ifndef SUBTARGET_SWITCHES
301#define SUBTARGET_SWITCHES
ff9940b0
RE
302#endif
303
047142d3
PT
304#define TARGET_SWITCHES \
305{ \
306 {"apcs", ARM_FLAG_APCS_FRAME, "" }, \
307 {"apcs-frame", ARM_FLAG_APCS_FRAME, \
308 N_("Generate APCS conformant stack frames") }, \
309 {"no-apcs-frame", -ARM_FLAG_APCS_FRAME, "" }, \
310 {"poke-function-name", ARM_FLAG_POKE, \
311 N_("Store function names in object code") }, \
312 {"no-poke-function-name", -ARM_FLAG_POKE, "" }, \
313 {"fpe", ARM_FLAG_FPE, "" }, \
047142d3
PT
314 {"apcs-stack-check", ARM_FLAG_APCS_STACK, "" }, \
315 {"no-apcs-stack-check", -ARM_FLAG_APCS_STACK, "" }, \
316 {"apcs-float", ARM_FLAG_APCS_FLOAT, \
317 N_("Pass FP arguments in FP registers") }, \
318 {"no-apcs-float", -ARM_FLAG_APCS_FLOAT, "" }, \
319 {"apcs-reentrant", ARM_FLAG_APCS_REENT, \
320 N_("Generate re-entrant, PIC code") }, \
321 {"no-apcs-reentrant", -ARM_FLAG_APCS_REENT, "" }, \
047142d3
PT
322 {"soft-float", ARM_FLAG_SOFT_FLOAT, \
323 N_("Use library calls to perform FP operations") }, \
324 {"hard-float", -ARM_FLAG_SOFT_FLOAT, \
325 N_("Use hardware floating point instructions") }, \
326 {"big-endian", ARM_FLAG_BIG_END, \
327 N_("Assume target CPU is configured as big endian") }, \
328 {"little-endian", -ARM_FLAG_BIG_END, \
329 N_("Assume target CPU is configured as little endian") }, \
330 {"words-little-endian", ARM_FLAG_LITTLE_WORDS, \
331 N_("Assume big endian bytes, little endian words") }, \
332 {"thumb-interwork", ARM_FLAG_INTERWORK, \
b605cfa8 333 N_("Support calls between Thumb and ARM instruction sets") }, \
047142d3
PT
334 {"no-thumb-interwork", -ARM_FLAG_INTERWORK, "" }, \
335 {"abort-on-noreturn", ARM_FLAG_ABORT_NORETURN, \
336 N_("Generate a call to abort if a noreturn function returns")}, \
337 {"no-abort-on-noreturn", -ARM_FLAG_ABORT_NORETURN, "" }, \
b605cfa8 338 {"no-sched-prolog", ARM_FLAG_NO_SCHED_PRO, \
047142d3 339 N_("Do not move instructions into a function's prologue") }, \
b605cfa8 340 {"sched-prolog", -ARM_FLAG_NO_SCHED_PRO, "" }, \
047142d3
PT
341 {"single-pic-base", ARM_FLAG_SINGLE_PIC_BASE, \
342 N_("Do not load the PIC register in function prologues") }, \
343 {"no-single-pic-base", -ARM_FLAG_SINGLE_PIC_BASE, "" }, \
344 {"long-calls", ARM_FLAG_LONG_CALLS, \
345 N_("Generate call insns as indirect calls, if necessary") }, \
346 {"no-long-calls", -ARM_FLAG_LONG_CALLS, "" }, \
347 {"thumb", ARM_FLAG_THUMB, \
348 N_("Compile for the Thumb not the ARM") }, \
349 {"no-thumb", -ARM_FLAG_THUMB, "" }, \
350 {"arm", -ARM_FLAG_THUMB, "" }, \
351 {"tpcs-frame", THUMB_FLAG_BACKTRACE, \
352 N_("Thumb: Generate (non-leaf) stack frames even if not needed") }, \
353 {"no-tpcs-frame", -THUMB_FLAG_BACKTRACE, "" }, \
354 {"tpcs-leaf-frame", THUMB_FLAG_LEAF_BACKTRACE, \
355 N_("Thumb: Generate (leaf) stack frames even if not needed") }, \
356 {"no-tpcs-leaf-frame", -THUMB_FLAG_LEAF_BACKTRACE, "" }, \
357 {"callee-super-interworking", THUMB_FLAG_CALLEE_SUPER_INTERWORKING, \
358 N_("Thumb: Assume non-static functions may be called from ARM code") }, \
359 {"no-callee-super-interworking", -THUMB_FLAG_CALLEE_SUPER_INTERWORKING, \
360 "" }, \
361 {"caller-super-interworking", THUMB_FLAG_CALLER_SUPER_INTERWORKING, \
362 N_("Thumb: Assume function pointers may go to non-Thumb aware code") }, \
363 {"no-caller-super-interworking", -THUMB_FLAG_CALLER_SUPER_INTERWORKING, \
364 "" }, \
9b6b54e2
NC
365 {"cirrus-fix-invalid-insns", CIRRUS_FIX_INVALID_INSNS, \
366 N_("Cirrus: Place NOPs to avoid invalid instruction combinations") }, \
367 {"no-cirrus-fix-invalid-insns", -CIRRUS_FIX_INVALID_INSNS, \
368 N_("Cirrus: Do not break up invalid instruction combinations with NOPs") },\
047142d3
PT
369 SUBTARGET_SWITCHES \
370 {"", TARGET_DEFAULT, "" } \
35d965d5
RS
371}
372
9b66ebb1
PB
373#define TARGET_OPTIONS \
374{ \
375 {"cpu=", & arm_select[0].string, \
376 N_("Specify the name of the target CPU"), 0}, \
377 {"arch=", & arm_select[1].string, \
378 N_("Specify the name of the target architecture"), 0}, \
379 {"tune=", & arm_select[2].string, "", 0}, \
380 {"fpe=", & target_fpe_name, "", 0}, \
381 {"fp=", & target_fpe_name, "", 0}, \
382 {"fpu=", & target_fpu_name, \
383 N_("Specify the name of the target floating point hardware/format"), 0}, \
384 {"float-abi=", & target_float_abi_name, \
385 N_("Specify if floating point hardware should be used"), 0}, \
386 {"structure-size-boundary=", & structure_size_string, \
387 N_("Specify the minimum bit alignment of structures"), 0}, \
388 {"pic-register=", & arm_pic_register_string, \
5848830f
PB
389 N_("Specify the register to be used for PIC addressing"), 0}, \
390 {"abi=", &target_abi_name, N_("Specify an ABI"), 0} \
11c1a207 391}
ff9940b0 392
7816bea0
DJ
393/* Support for a compile-time default CPU, et cetera. The rules are:
394 --with-arch is ignored if -march or -mcpu are specified.
395 --with-cpu is ignored if -march or -mcpu are specified, and is overridden
396 by --with-arch.
397 --with-tune is ignored if -mtune or -mcpu are specified (but not affected
398 by -march).
9b66ebb1
PB
399 --with-float is ignored if -mhard-float, -msoft-float or -mfloat-abi are
400 specified.
5848830f
PB
401 --with-fpu is ignored if -mfpu is specified.
402 --with-abi is ignored is -mabi is specified. */
7816bea0
DJ
403#define OPTION_DEFAULT_SPECS \
404 {"arch", "%{!march=*:%{!mcpu=*:-march=%(VALUE)}}" }, \
405 {"cpu", "%{!march=*:%{!mcpu=*:-mcpu=%(VALUE)}}" }, \
406 {"tune", "%{!mcpu=*:%{!mtune=*:-mtune=%(VALUE)}}" }, \
9b66ebb1
PB
407 {"float", \
408 "%{!msoft-float:%{!mhard-float:%{!mfloat-abi=*:-mfloat-abi=%(VALUE)}}}" }, \
5848830f
PB
409 {"fpu", "%{!mfpu=*:-mfpu=%(VALUE)}"}, \
410 {"abi", "%{!mabi=*:-mabi=%(VALUE)}"},
7816bea0 411
62dd06ea
RE
412struct arm_cpu_select
413{
f9cc092a
RE
414 const char * string;
415 const char * name;
416 const struct processors * processors;
62dd06ea
RE
417};
418
f5a1b0d2
NC
419/* This is a magic array. If the user specifies a command line switch
420 which matches one of the entries in TARGET_OPTIONS then the corresponding
421 string pointer will be set to the value specified by the user. */
62dd06ea
RE
422extern struct arm_cpu_select arm_select[];
423
9b66ebb1
PB
424/* Which floating point model to use. */
425enum arm_fp_model
426{
427 ARM_FP_MODEL_UNKNOWN,
428 /* FPA model (Hardware or software). */
429 ARM_FP_MODEL_FPA,
430 /* Cirrus Maverick floating point model. */
431 ARM_FP_MODEL_MAVERICK,
432 /* VFP floating point model. */
433 ARM_FP_MODEL_VFP
434};
435
436extern enum arm_fp_model arm_fp_model;
437
438/* Which floating point hardware is available. Also update
439 fp_model_for_fpu in arm.c when adding entries to this list. */
29ad9694 440enum fputype
24f0c1b4 441{
9b66ebb1
PB
442 /* No FP hardware. */
443 FPUTYPE_NONE,
29ad9694
RE
444 /* Full FPA support. */
445 FPUTYPE_FPA,
446 /* Emulated FPA hardware, Issue 2 emulator (no LFM/SFM). */
447 FPUTYPE_FPA_EMU2,
448 /* Emulated FPA hardware, Issue 3 emulator. */
449 FPUTYPE_FPA_EMU3,
450 /* Cirrus Maverick floating point co-processor. */
9b66ebb1
PB
451 FPUTYPE_MAVERICK,
452 /* VFP. */
453 FPUTYPE_VFP
24f0c1b4
RE
454};
455
456/* Recast the floating point class to be the floating point attribute. */
29ad9694 457#define arm_fpu_attr ((enum attr_fpu) arm_fpu_tune)
24f0c1b4 458
71791e16 459/* What type of floating point to tune for */
29ad9694 460extern enum fputype arm_fpu_tune;
24f0c1b4 461
71791e16 462/* What type of floating point instructions are available */
29ad9694 463extern enum fputype arm_fpu_arch;
71791e16 464
9b66ebb1
PB
465enum float_abi_type
466{
467 ARM_FLOAT_ABI_SOFT,
468 ARM_FLOAT_ABI_SOFTFP,
469 ARM_FLOAT_ABI_HARD
470};
471
472extern enum float_abi_type arm_float_abi;
473
5848830f
PB
474/* Which ABI to use. */
475enum arm_abi_type
476{
477 ARM_ABI_APCS,
478 ARM_ABI_ATPCS,
479 ARM_ABI_AAPCS,
480 ARM_ABI_IWMMXT
481};
482
483extern enum arm_abi_type arm_abi;
484
485#ifndef ARM_DEFAULT_ABI
486#define ARM_DEFAULT_ABI ARM_ABI_APCS
487#endif
488
9b66ebb1
PB
489/* Nonzero if this chip supports the ARM Architecture 3M extensions. */
490extern int arm_arch3m;
11c1a207 491
9b66ebb1 492/* Nonzero if this chip supports the ARM Architecture 4 extensions. */
11c1a207
RE
493extern int arm_arch4;
494
68d560d4
RE
495/* Nonzero if this chip supports the ARM Architecture 4T extensions. */
496extern int arm_arch4t;
497
9b66ebb1 498/* Nonzero if this chip supports the ARM Architecture 5 extensions. */
62b10bbc
NC
499extern int arm_arch5;
500
9b66ebb1 501/* Nonzero if this chip supports the ARM Architecture 5E extensions. */
b15bca31
RE
502extern int arm_arch5e;
503
9b66ebb1
PB
504/* Nonzero if this chip supports the ARM Architecture 6 extensions. */
505extern int arm_arch6;
506
f5a1b0d2
NC
507/* Nonzero if this chip can benefit from load scheduling. */
508extern int arm_ld_sched;
509
0616531f
RE
510/* Nonzero if generating thumb code. */
511extern int thumb_code;
512
f5a1b0d2
NC
513/* Nonzero if this chip is a StrongARM. */
514extern int arm_is_strong;
515
9b6b54e2 516/* Nonzero if this chip is a Cirrus variant. */
78011587 517extern int arm_arch_cirrus;
9b6b54e2 518
5a9335ef
NC
519/* Nonzero if this chip supports Intel XScale with Wireless MMX technology. */
520extern int arm_arch_iwmmxt;
521
d19fb8e3 522/* Nonzero if this chip is an XScale. */
4b3c2e48
PB
523extern int arm_arch_xscale;
524
525/* Nonzero if tuning for XScale */
526extern int arm_tune_xscale;
d19fb8e3 527
3569057d 528/* Nonzero if this chip is an ARM6 or an ARM7. */
f5a1b0d2
NC
529extern int arm_is_6_or_7;
530
2ce9c1b9 531#ifndef TARGET_DEFAULT
d5b7b3ae 532#define TARGET_DEFAULT (ARM_FLAG_APCS_FRAME)
2ce9c1b9 533#endif
35d965d5 534
11c1a207
RE
535/* The frame pointer register used in gcc has nothing to do with debugging;
536 that is controlled by the APCS-FRAME option. */
d5b7b3ae 537#define CAN_DEBUG_WITHOUT_FP
35d965d5 538
11c1a207 539#define OVERRIDE_OPTIONS arm_override_options ()
86efdc8e
PB
540
541/* Nonzero if PIC code requires explicit qualifiers to generate
542 PLT and GOT relocs rather than the assembler doing so implicitly.
ed0e6530
PB
543 Subtargets can override these if required. */
544#ifndef NEED_GOT_RELOC
545#define NEED_GOT_RELOC 0
546#endif
547#ifndef NEED_PLT_RELOC
548#define NEED_PLT_RELOC 0
e2723c62 549#endif
84306176
PB
550
551/* Nonzero if we need to refer to the GOT with a PC-relative
552 offset. In other words, generate
553
554 .word _GLOBAL_OFFSET_TABLE_ - [. - (.Lxx + 8)]
555
556 rather than
557
558 .word _GLOBAL_OFFSET_TABLE_ - (.Lxx + 8)
559
560 The default is true, which matches NetBSD. Subtargets can
561 override this if required. */
562#ifndef GOT_PCREL
563#define GOT_PCREL 1
564#endif
35d965d5
RS
565\f
566/* Target machine storage Layout. */
567
ff9940b0
RE
568
569/* Define this macro if it is advisable to hold scalars in registers
570 in a wider mode than that declared by the program. In such cases,
571 the value is constrained to be within the bounds of the declared
572 type, but kept valid in the wider mode. The signedness of the
573 extension may differ from that of the type. */
574
575/* It is far faster to zero extend chars than to sign extend them */
576
6cfc7210 577#define PROMOTE_MODE(MODE, UNSIGNEDP, TYPE) \
2ce9c1b9
RE
578 if (GET_MODE_CLASS (MODE) == MODE_INT \
579 && GET_MODE_SIZE (MODE) < 4) \
580 { \
581 if (MODE == QImode) \
582 UNSIGNEDP = 1; \
583 else if (MODE == HImode) \
61f0ccff 584 UNSIGNEDP = 1; \
2ce9c1b9 585 (MODE) = SImode; \
ff9940b0
RE
586 }
587
d4453b7a
PB
588#define PROMOTE_FUNCTION_MODE(MODE, UNSIGNEDP, TYPE) \
589 if (GET_MODE_CLASS (MODE) == MODE_INT \
590 && GET_MODE_SIZE (MODE) < 4) \
591 (MODE) = SImode; \
592
35d965d5
RS
593/* Define this if most significant bit is lowest numbered
594 in instructions that operate on numbered bit-fields. */
595#define BITS_BIG_ENDIAN 0
596
9c872872 597/* Define this if most significant byte of a word is the lowest numbered.
3ada8e17
DE
598 Most ARM processors are run in little endian mode, so that is the default.
599 If you want to have it run-time selectable, change the definition in a
600 cover file to be TARGET_BIG_ENDIAN. */
11c1a207 601#define BYTES_BIG_ENDIAN (TARGET_BIG_END != 0)
35d965d5
RS
602
603/* Define this if most significant word of a multiword number is the lowest
11c1a207
RE
604 numbered.
605 This is always false, even when in big-endian mode. */
ddee6aba
RE
606#define WORDS_BIG_ENDIAN (BYTES_BIG_ENDIAN && ! TARGET_LITTLE_WORDS)
607
608/* LIBGCC2_WORDS_BIG_ENDIAN has to be a constant, so we define this based
609 on processor pre-defineds when compiling libgcc2.c. */
610#if defined(__ARMEB__) && !defined(__ARMWEL__)
611#define LIBGCC2_WORDS_BIG_ENDIAN 1
612#else
613#define LIBGCC2_WORDS_BIG_ENDIAN 0
614#endif
35d965d5 615
11c1a207 616/* Define this if most significant word of doubles is the lowest numbered.
f0375c66
NC
617 The rules are different based on whether or not we use FPA-format,
618 VFP-format or some other floating point co-processor's format doubles. */
b5b620a4 619#define FLOAT_WORDS_BIG_ENDIAN (arm_float_words_big_endian ())
7fc6c9f0 620
35d965d5
RS
621#define UNITS_PER_WORD 4
622
5848830f 623/* True if natural alignment is used for doubleword types. */
b6685939
PB
624#define ARM_DOUBLEWORD_ALIGN TARGET_AAPCS_BASED
625
5848830f 626#define DOUBLEWORD_ALIGNMENT 64
35d965d5 627
5848830f 628#define PARM_BOUNDARY 32
5a9335ef 629
5848830f 630#define STACK_BOUNDARY (ARM_DOUBLEWORD_ALIGN ? DOUBLEWORD_ALIGNMENT : 32)
35d965d5 631
5848830f
PB
632#define PREFERRED_STACK_BOUNDARY \
633 (arm_abi == ARM_ABI_ATPCS ? 64 : STACK_BOUNDARY)
0977774b 634
35d965d5
RS
635#define FUNCTION_BOUNDARY 32
636
92928d71
AO
637/* The lowest bit is used to indicate Thumb-mode functions, so the
638 vbit must go into the delta field of pointers to member
639 functions. */
640#define TARGET_PTRMEMFUNC_VBIT_LOCATION ptrmemfunc_vbit_in_delta
641
35d965d5
RS
642#define EMPTY_FIELD_BOUNDARY 32
643
5848830f 644#define BIGGEST_ALIGNMENT (ARM_DOUBLEWORD_ALIGN ? DOUBLEWORD_ALIGNMENT : 32)
5a9335ef 645
27847754
NC
646/* XXX Blah -- this macro is used directly by libobjc. Since it
647 supports no vector modes, cut out the complexity and fall back
648 on BIGGEST_FIELD_ALIGNMENT. */
649#ifdef IN_TARGET_LIBS
8fca31a2 650#define BIGGEST_FIELD_ALIGNMENT 64
27847754 651#endif
5a9335ef 652
ff9940b0 653/* Make strings word-aligned so strcpy from constants will be faster. */
591af218 654#define CONSTANT_ALIGNMENT_FACTOR (TARGET_THUMB || ! arm_tune_xscale ? 1 : 2)
d19fb8e3
NC
655
656#define CONSTANT_ALIGNMENT(EXP, ALIGN) \
5848830f
PB
657 ((TREE_CODE (EXP) == STRING_CST \
658 && (ALIGN) < BITS_PER_WORD * CONSTANT_ALIGNMENT_FACTOR) \
659 ? BITS_PER_WORD * CONSTANT_ALIGNMENT_FACTOR : (ALIGN))
ff9940b0 660
723ae7c1
NC
661/* Setting STRUCTURE_SIZE_BOUNDARY to 32 produces more efficient code, but the
662 value set in previous versions of this toolchain was 8, which produces more
663 compact structures. The command line option -mstructure_size_boundary=<n>
f710504c 664 can be used to change this value. For compatibility with the ARM SDK
723ae7c1 665 however the value should be left at 32. ARM SDT Reference Manual (ARM DUI
5848830f
PB
666 0020D) page 2-20 says "Structures are aligned on word boundaries".
667 The AAPCS specifies a value of 8. */
6ead9ba5
NC
668#define STRUCTURE_SIZE_BOUNDARY arm_structure_size_boundary
669extern int arm_structure_size_boundary;
723ae7c1 670
4912a07c 671/* This is the value used to initialize arm_structure_size_boundary. If a
723ae7c1 672 particular arm target wants to change the default value it should change
6bc82793 673 the definition of this macro, not STRUCTURE_SIZE_BOUNDARY. See netbsd.h
723ae7c1
NC
674 for an example of this. */
675#ifndef DEFAULT_STRUCTURE_SIZE_BOUNDARY
676#define DEFAULT_STRUCTURE_SIZE_BOUNDARY 32
b355a481 677#endif
2a5307b1 678
b355a481 679/* Used when parsing command line option -mstructure_size_boundary. */
f9cc092a 680extern const char * structure_size_string;
b4ac57ab 681
825dda42 682/* Nonzero if move instructions will actually fail to work
ff9940b0 683 when given unaligned data. */
35d965d5 684#define STRICT_ALIGNMENT 1
b6685939
PB
685
686/* wchar_t is unsigned under the AAPCS. */
687#ifndef WCHAR_TYPE
688#define WCHAR_TYPE (TARGET_AAPCS_BASED ? "unsigned int" : "int")
689
690#define WCHAR_TYPE_SIZE BITS_PER_WORD
691#endif
692
693#ifndef SIZE_TYPE
694#define SIZE_TYPE (TARGET_AAPCS_BASED ? "unsigned int" : "long unsigned int")
695#endif
d81d0bdd
PB
696
697/* AAPCS requires that structure alignment is affected by bitfields. */
698#ifndef PCC_BITFIELD_TYPE_MATTERS
699#define PCC_BITFIELD_TYPE_MATTERS TARGET_AAPCS_BASED
700#endif
701
35d965d5
RS
702\f
703/* Standard register usage. */
704
705/* Register allocation in ARM Procedure Call Standard (as used on RISCiX):
706 (S - saved over call).
707
708 r0 * argument word/integer result
709 r1-r3 argument word
710
711 r4-r8 S register variable
712 r9 S (rfp) register variable (real frame pointer)
f5a1b0d2
NC
713
714 r10 F S (sl) stack limit (used by -mapcs-stack-check)
35d965d5
RS
715 r11 F S (fp) argument pointer
716 r12 (ip) temp workspace
717 r13 F S (sp) lower end of current stack frame
718 r14 (lr) link address/workspace
719 r15 F (pc) program counter
720
721 f0 floating point result
722 f1-f3 floating point scratch
723
724 f4-f7 S floating point variable
725
ff9940b0
RE
726 cc This is NOT a real register, but is used internally
727 to represent things that use or set the condition
728 codes.
729 sfp This isn't either. It is used during rtl generation
730 since the offset between the frame pointer and the
731 auto's isn't known until after register allocation.
732 afp Nor this, we only need this because of non-local
733 goto. Without it fp appears to be used and the
734 elimination code won't get rid of sfp. It tracks
735 fp exactly at all times.
736
35d965d5
RS
737 *: See CONDITIONAL_REGISTER_USAGE */
738
9b6b54e2
NC
739/*
740 mvf0 Cirrus floating point result
741 mvf1-mvf3 Cirrus floating point scratch
742 mvf4-mvf15 S Cirrus floating point variable. */
743
9b66ebb1
PB
744/* s0-s15 VFP scratch (aka d0-d7).
745 s16-s31 S VFP variable (aka d8-d15).
746 vfpcc Not a real register. Represents the VFP condition
747 code flags. */
748
ff9940b0
RE
749/* The stack backtrace structure is as follows:
750 fp points to here: | save code pointer | [fp]
751 | return link value | [fp, #-4]
752 | return sp value | [fp, #-8]
753 | return fp value | [fp, #-12]
754 [| saved r10 value |]
755 [| saved r9 value |]
756 [| saved r8 value |]
757 [| saved r7 value |]
758 [| saved r6 value |]
759 [| saved r5 value |]
760 [| saved r4 value |]
761 [| saved r3 value |]
762 [| saved r2 value |]
763 [| saved r1 value |]
764 [| saved r0 value |]
765 [| saved f7 value |] three words
766 [| saved f6 value |] three words
767 [| saved f5 value |] three words
768 [| saved f4 value |] three words
769 r0-r3 are not normally saved in a C function. */
770
35d965d5
RS
771/* 1 for registers that have pervasive standard uses
772 and are not available for the register allocator. */
9b66ebb1
PB
773#define FIXED_REGISTERS \
774{ \
775 0,0,0,0,0,0,0,0, \
776 0,0,0,0,0,1,0,1, \
777 0,0,0,0,0,0,0,0, \
9b6b54e2
NC
778 1,1,1, \
779 1,1,1,1,1,1,1,1, \
9b66ebb1
PB
780 1,1,1,1,1,1,1,1, \
781 1,1,1,1,1,1,1,1, \
782 1,1,1,1,1,1,1,1, \
783 1,1,1,1, \
784 1,1,1,1,1,1,1,1, \
785 1,1,1,1,1,1,1,1, \
786 1,1,1,1,1,1,1,1, \
787 1,1,1,1,1,1,1,1, \
788 1 \
35d965d5
RS
789}
790
791/* 1 for registers not available across function calls.
792 These must include the FIXED_REGISTERS and also any
793 registers that can be used without being saved.
794 The latter must include the registers where values are returned
795 and the register where structure-value addresses are passed.
ff9940b0
RE
796 Aside from that, you can include as many other registers as you like.
797 The CC is not preserved over function calls on the ARM 6, so it is
d6b4baa4 798 easier to assume this for all. SFP is preserved, since FP is. */
35d965d5
RS
799#define CALL_USED_REGISTERS \
800{ \
801 1,1,1,1,0,0,0,0, \
d5b7b3ae 802 0,0,0,0,1,1,1,1, \
ff9940b0 803 1,1,1,1,0,0,0,0, \
9b6b54e2
NC
804 1,1,1, \
805 1,1,1,1,1,1,1,1, \
5a9335ef
NC
806 1,1,1,1,1,1,1,1, \
807 1,1,1,1,1,1,1,1, \
808 1,1,1,1,1,1,1,1, \
9b66ebb1
PB
809 1,1,1,1, \
810 1,1,1,1,1,1,1,1, \
811 1,1,1,1,1,1,1,1, \
812 1,1,1,1,1,1,1,1, \
813 1,1,1,1,1,1,1,1, \
814 1 \
35d965d5
RS
815}
816
6cc8c0b3
NC
817#ifndef SUBTARGET_CONDITIONAL_REGISTER_USAGE
818#define SUBTARGET_CONDITIONAL_REGISTER_USAGE
819#endif
820
d5b7b3ae
RE
821#define CONDITIONAL_REGISTER_USAGE \
822{ \
4b02997f
NC
823 int regno; \
824 \
9b66ebb1 825 if (TARGET_SOFT_FLOAT || TARGET_THUMB || !TARGET_FPA) \
d5b7b3ae 826 { \
9b66ebb1
PB
827 for (regno = FIRST_FPA_REGNUM; \
828 regno <= LAST_FPA_REGNUM; ++regno) \
d5b7b3ae
RE
829 fixed_regs[regno] = call_used_regs[regno] = 1; \
830 } \
9b6b54e2 831 \
c769a35d
RE
832 if (TARGET_THUMB && optimize_size) \
833 { \
834 /* When optimizing for size, it's better not to use \
835 the HI regs, because of the overhead of stacking \
d6b4baa4 836 them. */ \
c769a35d
RE
837 for (regno = FIRST_HI_REGNUM; \
838 regno <= LAST_HI_REGNUM; ++regno) \
839 fixed_regs[regno] = call_used_regs[regno] = 1; \
840 } \
841 \
fb14bc89
RE
842 /* The link register can be clobbered by any branch insn, \
843 but we have no way to track that at present, so mark \
844 it as unavailable. */ \
845 if (TARGET_THUMB) \
846 fixed_regs[LR_REGNUM] = call_used_regs[LR_REGNUM] = 1; \
847 \
9b66ebb1 848 if (TARGET_ARM && TARGET_HARD_FLOAT) \
9b6b54e2 849 { \
9b66ebb1 850 if (TARGET_MAVERICK) \
9b6b54e2 851 { \
9b66ebb1
PB
852 for (regno = FIRST_FPA_REGNUM; \
853 regno <= LAST_FPA_REGNUM; ++ regno) \
854 fixed_regs[regno] = call_used_regs[regno] = 1; \
855 for (regno = FIRST_CIRRUS_FP_REGNUM; \
856 regno <= LAST_CIRRUS_FP_REGNUM; ++ regno) \
857 { \
858 fixed_regs[regno] = 0; \
859 call_used_regs[regno] = regno < FIRST_CIRRUS_FP_REGNUM + 4; \
860 } \
861 } \
862 if (TARGET_VFP) \
863 { \
864 for (regno = FIRST_VFP_REGNUM; \
865 regno <= LAST_VFP_REGNUM; ++ regno) \
866 { \
867 fixed_regs[regno] = 0; \
868 call_used_regs[regno] = regno < FIRST_VFP_REGNUM + 16; \
869 } \
9b6b54e2
NC
870 } \
871 } \
872 \
5a9335ef
NC
873 if (TARGET_REALLY_IWMMXT) \
874 { \
875 regno = FIRST_IWMMXT_GR_REGNUM; \
876 /* The 2002/10/09 revision of the XScale ABI has wCG0 \
877 and wCG1 as call-preserved registers. The 2002/11/21 \
878 revision changed this so that all wCG registers are \
879 scratch registers. */ \
880 for (regno = FIRST_IWMMXT_GR_REGNUM; \
881 regno <= LAST_IWMMXT_GR_REGNUM; ++ regno) \
882 fixed_regs[regno] = call_used_regs[regno] = 0; \
883 /* The XScale ABI has wR0 - wR9 as scratch registers, \
884 the rest as call-preserved registers. */ \
885 for (regno = FIRST_IWMMXT_REGNUM; \
886 regno <= LAST_IWMMXT_REGNUM; ++ regno) \
887 { \
888 fixed_regs[regno] = 0; \
889 call_used_regs[regno] = regno < FIRST_IWMMXT_REGNUM + 10; \
890 } \
891 } \
892 \
fc555370 893 if ((unsigned) PIC_OFFSET_TABLE_REGNUM != INVALID_REGNUM) \
d5b7b3ae
RE
894 { \
895 fixed_regs[PIC_OFFSET_TABLE_REGNUM] = 1; \
896 call_used_regs[PIC_OFFSET_TABLE_REGNUM] = 1; \
897 } \
898 else if (TARGET_APCS_STACK) \
899 { \
900 fixed_regs[10] = 1; \
901 call_used_regs[10] = 1; \
902 } \
903 if (TARGET_APCS_FRAME) \
904 { \
905 fixed_regs[ARM_HARD_FRAME_POINTER_REGNUM] = 1; \
906 call_used_regs[ARM_HARD_FRAME_POINTER_REGNUM] = 1; \
907 } \
908 SUBTARGET_CONDITIONAL_REGISTER_USAGE \
35d965d5 909}
d5b7b3ae 910
6bc82793 911/* These are a couple of extensions to the formats accepted
dd18ae56
NC
912 by asm_fprintf:
913 %@ prints out ASM_COMMENT_START
914 %r prints out REGISTER_PREFIX reg_names[arg] */
915#define ASM_FPRINTF_EXTENSIONS(FILE, ARGS, P) \
916 case '@': \
917 fputs (ASM_COMMENT_START, FILE); \
918 break; \
919 \
920 case 'r': \
921 fputs (REGISTER_PREFIX, FILE); \
922 fputs (reg_names [va_arg (ARGS, int)], FILE); \
923 break;
924
d5b7b3ae 925/* Round X up to the nearest word. */
0c2ca901 926#define ROUND_UP_WORD(X) (((X) + 3) & ~3)
d5b7b3ae 927
6cfc7210 928/* Convert fron bytes to ints. */
e9d7b180 929#define ARM_NUM_INTS(X) (((X) + UNITS_PER_WORD - 1) / UNITS_PER_WORD)
6cfc7210 930
9b66ebb1
PB
931/* The number of (integer) registers required to hold a quantity of type MODE.
932 Also used for VFP registers. */
e9d7b180
JD
933#define ARM_NUM_REGS(MODE) \
934 ARM_NUM_INTS (GET_MODE_SIZE (MODE))
6cfc7210
NC
935
936/* The number of (integer) registers required to hold a quantity of TYPE MODE. */
e9d7b180
JD
937#define ARM_NUM_REGS2(MODE, TYPE) \
938 ARM_NUM_INTS ((MODE) == BLKmode ? \
d5b7b3ae 939 int_size_in_bytes (TYPE) : GET_MODE_SIZE (MODE))
6cfc7210
NC
940
941/* The number of (integer) argument register available. */
d5b7b3ae 942#define NUM_ARG_REGS 4
6cfc7210 943
093354e0 944/* Return the register number of the N'th (integer) argument. */
d5b7b3ae 945#define ARG_REGISTER(N) (N - 1)
6cfc7210 946
d5b7b3ae
RE
947/* Specify the registers used for certain standard purposes.
948 The values of these macros are register numbers. */
35d965d5 949
d5b7b3ae
RE
950/* The number of the last argument register. */
951#define LAST_ARG_REGNUM ARG_REGISTER (NUM_ARG_REGS)
35d965d5 952
c769a35d
RE
953/* The numbers of the Thumb register ranges. */
954#define FIRST_LO_REGNUM 0
6d3d9133 955#define LAST_LO_REGNUM 7
c769a35d
RE
956#define FIRST_HI_REGNUM 8
957#define LAST_HI_REGNUM 11
6d3d9133
NC
958
959/* The register that holds the return address in exception handlers. */
960#define EXCEPTION_LR_REGNUM 2
35d965d5 961
d5b7b3ae
RE
962/* The native (Norcroft) Pascal compiler for the ARM passes the static chain
963 as an invisible last argument (possible since varargs don't exist in
964 Pascal), so the following is not true. */
68dfd979 965#define STATIC_CHAIN_REGNUM (TARGET_ARM ? 12 : 9)
35d965d5 966
d5b7b3ae
RE
967/* Define this to be where the real frame pointer is if it is not possible to
968 work out the offset between the frame pointer and the automatic variables
969 until after register allocation has taken place. FRAME_POINTER_REGNUM
970 should point to a special register that we will make sure is eliminated.
971
972 For the Thumb we have another problem. The TPCS defines the frame pointer
6bc82793 973 as r11, and GCC believes that it is always possible to use the frame pointer
d5b7b3ae
RE
974 as base register for addressing purposes. (See comments in
975 find_reloads_address()). But - the Thumb does not allow high registers,
976 including r11, to be used as base address registers. Hence our problem.
977
978 The solution used here, and in the old thumb port is to use r7 instead of
979 r11 as the hard frame pointer and to have special code to generate
980 backtrace structures on the stack (if required to do so via a command line
6bc82793 981 option) using r11. This is the only 'user visible' use of r11 as a frame
d5b7b3ae
RE
982 pointer. */
983#define ARM_HARD_FRAME_POINTER_REGNUM 11
984#define THUMB_HARD_FRAME_POINTER_REGNUM 7
35d965d5 985
b15bca31
RE
986#define HARD_FRAME_POINTER_REGNUM \
987 (TARGET_ARM \
988 ? ARM_HARD_FRAME_POINTER_REGNUM \
989 : THUMB_HARD_FRAME_POINTER_REGNUM)
d5b7b3ae 990
b15bca31 991#define FP_REGNUM HARD_FRAME_POINTER_REGNUM
d5b7b3ae 992
b15bca31
RE
993/* Register to use for pushing function arguments. */
994#define STACK_POINTER_REGNUM SP_REGNUM
d5b7b3ae
RE
995
996/* ARM floating pointer registers. */
9b66ebb1
PB
997#define FIRST_FPA_REGNUM 16
998#define LAST_FPA_REGNUM 23
d5b7b3ae 999
5a9335ef
NC
1000#define FIRST_IWMMXT_GR_REGNUM 43
1001#define LAST_IWMMXT_GR_REGNUM 46
1002#define FIRST_IWMMXT_REGNUM 47
1003#define LAST_IWMMXT_REGNUM 62
1004#define IS_IWMMXT_REGNUM(REGNUM) \
1005 (((REGNUM) >= FIRST_IWMMXT_REGNUM) && ((REGNUM) <= LAST_IWMMXT_REGNUM))
1006#define IS_IWMMXT_GR_REGNUM(REGNUM) \
1007 (((REGNUM) >= FIRST_IWMMXT_GR_REGNUM) && ((REGNUM) <= LAST_IWMMXT_GR_REGNUM))
1008
35d965d5 1009/* Base register for access to local variables of the function. */
ff9940b0
RE
1010#define FRAME_POINTER_REGNUM 25
1011
d5b7b3ae
RE
1012/* Base register for access to arguments of the function. */
1013#define ARG_POINTER_REGNUM 26
62b10bbc 1014
9b6b54e2
NC
1015#define FIRST_CIRRUS_FP_REGNUM 27
1016#define LAST_CIRRUS_FP_REGNUM 42
1017#define IS_CIRRUS_REGNUM(REGNUM) \
1018 (((REGNUM) >= FIRST_CIRRUS_FP_REGNUM) && ((REGNUM) <= LAST_CIRRUS_FP_REGNUM))
1019
9b66ebb1
PB
1020#define FIRST_VFP_REGNUM 63
1021#define LAST_VFP_REGNUM 94
1022#define IS_VFP_REGNUM(REGNUM) \
1023 (((REGNUM) >= FIRST_VFP_REGNUM) && ((REGNUM) <= LAST_VFP_REGNUM))
1024
6f8c9bd1
NC
1025/* The number of hard registers is 16 ARM + 8 FPA + 1 CC + 1 SFP + 1 AFP. */
1026/* + 16 Cirrus registers take us up to 43. */
5a9335ef 1027/* Intel Wireless MMX Technology registers add 16 + 4 more. */
9b66ebb1
PB
1028/* VFP adds 32 + 1 more. */
1029#define FIRST_PSEUDO_REGISTER 96
62b10bbc 1030
35d965d5
RS
1031/* Value should be nonzero if functions must have frame pointers.
1032 Zero means the frame pointer need not be set up (and parms may be accessed
ff9940b0
RE
1033 via the stack pointer) in functions that seem suitable.
1034 If we have to have a frame pointer we might as well make use of it.
1035 APCS says that the frame pointer does not need to be pushed in leaf
2a5307b1 1036 functions, or simple tail call functions. */
7b8b8ade
NC
1037#define FRAME_POINTER_REQUIRED \
1038 (current_function_has_nonlocal_label \
d5b7b3ae 1039 || (TARGET_ARM && TARGET_APCS_FRAME && ! leaf_function_p ()))
35d965d5 1040
d5b7b3ae
RE
1041/* Return number of consecutive hard regs needed starting at reg REGNO
1042 to hold something of mode MODE.
1043 This is ordinarily the length in words of a value of mode MODE
1044 but can be less for certain modes in special long registers.
35d965d5 1045
3b684012 1046 On the ARM regs are UNITS_PER_WORD bits wide; FPA regs can hold any FP
d5b7b3ae
RE
1047 mode. */
1048#define HARD_REGNO_NREGS(REGNO, MODE) \
1049 ((TARGET_ARM \
9b66ebb1 1050 && REGNO >= FIRST_FPA_REGNUM \
d5b7b3ae
RE
1051 && REGNO != FRAME_POINTER_REGNUM \
1052 && REGNO != ARG_POINTER_REGNUM) \
9b66ebb1 1053 && !IS_VFP_REGNUM (REGNO) \
e9d7b180 1054 ? 1 : ARM_NUM_REGS (MODE))
35d965d5 1055
4b02997f 1056/* Return true if REGNO is suitable for holding a quantity of type MODE. */
d5b7b3ae 1057#define HARD_REGNO_MODE_OK(REGNO, MODE) \
4b02997f 1058 arm_hard_regno_mode_ok ((REGNO), (MODE))
35d965d5 1059
d5b7b3ae
RE
1060/* Value is 1 if it is a good idea to tie two pseudo registers
1061 when one has mode MODE1 and one has mode MODE2.
1062 If HARD_REGNO_MODE_OK could produce different values for MODE1 and MODE2,
1063 for any hard reg, then this must be 0 for correct output. */
1064#define MODES_TIEABLE_P(MODE1, MODE2) \
1065 (GET_MODE_CLASS (MODE1) == GET_MODE_CLASS (MODE2))
ff9940b0 1066
5a9335ef
NC
1067#define VECTOR_MODE_SUPPORTED_P(MODE) \
1068 ((MODE) == V2SImode || (MODE) == V4HImode || (MODE) == V8QImode)
1069
1070#define VALID_IWMMXT_REG_MODE(MODE) \
1071 (VECTOR_MODE_SUPPORTED_P (MODE) || (MODE) == DImode)
1072
35d965d5 1073/* The order in which register should be allocated. It is good to use ip
ff9940b0
RE
1074 since no saving is required (though calls clobber it) and it never contains
1075 function parameters. It is quite good to use lr since other calls may
1076 clobber it anyway. Allocate r0 through r3 in reverse order since r3 is
1077 least likely to contain a function parameter; in addition results are
d5b7b3ae 1078 returned in r0. */
9b66ebb1 1079
ff73fb53 1080#define REG_ALLOC_ORDER \
35d965d5 1081{ \
ff73fb53
NC
1082 3, 2, 1, 0, 12, 14, 4, 5, \
1083 6, 7, 8, 10, 9, 11, 13, 15, \
ff9940b0 1084 16, 17, 18, 19, 20, 21, 22, 23, \
9b6b54e2
NC
1085 27, 28, 29, 30, 31, 32, 33, 34, \
1086 35, 36, 37, 38, 39, 40, 41, 42, \
5a9335ef
NC
1087 43, 44, 45, 46, 47, 48, 49, 50, \
1088 51, 52, 53, 54, 55, 56, 57, 58, \
1089 59, 60, 61, 62, \
9b66ebb1
PB
1090 24, 25, 26, \
1091 78, 77, 76, 75, 74, 73, 72, 71, \
1092 70, 69, 68, 67, 66, 65, 64, 63, \
1093 79, 80, 81, 82, 83, 84, 85, 86, \
1094 87, 88, 89, 90, 91, 92, 93, 94, \
1095 95 \
35d965d5 1096}
9338ffe6
PB
1097
1098/* Interrupt functions can only use registers that have already been
1099 saved by the prologue, even if they would normally be
1100 call-clobbered. */
1101#define HARD_REGNO_RENAME_OK(SRC, DST) \
1102 (! IS_INTERRUPT (cfun->machine->func_type) || \
1103 regs_ever_live[DST])
35d965d5
RS
1104\f
1105/* Register and constant classes. */
1106
3b684012 1107/* Register classes: used to be simple, just all ARM regs or all FPA regs
d6a7951f 1108 Now that the Thumb is involved it has become more complicated. */
35d965d5
RS
1109enum reg_class
1110{
1111 NO_REGS,
3b684012 1112 FPA_REGS,
9b6b54e2 1113 CIRRUS_REGS,
9b66ebb1 1114 VFP_REGS,
5a9335ef
NC
1115 IWMMXT_GR_REGS,
1116 IWMMXT_REGS,
d5b7b3ae
RE
1117 LO_REGS,
1118 STACK_REG,
1119 BASE_REGS,
1120 HI_REGS,
1121 CC_REG,
9b66ebb1 1122 VFPCC_REG,
35d965d5
RS
1123 GENERAL_REGS,
1124 ALL_REGS,
1125 LIM_REG_CLASSES
1126};
1127
1128#define N_REG_CLASSES (int) LIM_REG_CLASSES
1129
d6b4baa4 1130/* Give names of register classes as strings for dump file. */
35d965d5
RS
1131#define REG_CLASS_NAMES \
1132{ \
1133 "NO_REGS", \
3b684012 1134 "FPA_REGS", \
9b6b54e2 1135 "CIRRUS_REGS", \
9b66ebb1 1136 "VFP_REGS", \
5a9335ef
NC
1137 "IWMMXT_GR_REGS", \
1138 "IWMMXT_REGS", \
d5b7b3ae
RE
1139 "LO_REGS", \
1140 "STACK_REG", \
1141 "BASE_REGS", \
1142 "HI_REGS", \
1143 "CC_REG", \
5384443a 1144 "VFPCC_REG", \
35d965d5
RS
1145 "GENERAL_REGS", \
1146 "ALL_REGS", \
1147}
1148
1149/* Define which registers fit in which classes.
1150 This is an initializer for a vector of HARD_REG_SET
1151 of length N_REG_CLASSES. */
9b66ebb1
PB
1152#define REG_CLASS_CONTENTS \
1153{ \
1154 { 0x00000000, 0x00000000, 0x00000000 }, /* NO_REGS */ \
1155 { 0x00FF0000, 0x00000000, 0x00000000 }, /* FPA_REGS */ \
1156 { 0xF8000000, 0x000007FF, 0x00000000 }, /* CIRRUS_REGS */ \
1157 { 0x00000000, 0x80000000, 0x7FFFFFFF }, /* VFP_REGS */ \
1158 { 0x00000000, 0x00007800, 0x00000000 }, /* IWMMXT_GR_REGS */ \
1159 { 0x00000000, 0x7FFF8000, 0x00000000 }, /* IWMMXT_REGS */ \
1160 { 0x000000FF, 0x00000000, 0x00000000 }, /* LO_REGS */ \
1161 { 0x00002000, 0x00000000, 0x00000000 }, /* STACK_REG */ \
1162 { 0x000020FF, 0x00000000, 0x00000000 }, /* BASE_REGS */ \
1163 { 0x0000FF00, 0x00000000, 0x00000000 }, /* HI_REGS */ \
1164 { 0x01000000, 0x00000000, 0x00000000 }, /* CC_REG */ \
1165 { 0x00000000, 0x00000000, 0x80000000 }, /* VFPCC_REG */ \
1166 { 0x0200FFFF, 0x00000000, 0x00000000 }, /* GENERAL_REGS */ \
1167 { 0xFAFFFFFF, 0xFFFFFFFF, 0x7FFFFFFF } /* ALL_REGS */ \
35d965d5 1168}
4b02997f 1169
35d965d5
RS
1170/* The same information, inverted:
1171 Return the class number of the smallest class containing
1172 reg number REGNO. This could be a conditional expression
1173 or could index an array. */
d5b7b3ae 1174#define REGNO_REG_CLASS(REGNO) arm_regno_class (REGNO)
35d965d5 1175
9b66ebb1 1176/* FPA registers can't do subreg as all values are reformatted to internal
59b9a953 1177 precision. VFP registers may only be accessed in the mode they
9b66ebb1 1178 were set. */
75d2580c
RE
1179#define CANNOT_CHANGE_MODE_CLASS(FROM, TO, CLASS) \
1180 (GET_MODE_SIZE (FROM) != GET_MODE_SIZE (TO) \
9b66ebb1
PB
1181 ? reg_classes_intersect_p (FPA_REGS, (CLASS)) \
1182 || reg_classes_intersect_p (VFP_REGS, (CLASS)) \
1183 : 0)
75d2580c 1184
cc81dde8
PB
1185/* We need to define this for LO_REGS on thumb. Otherwise we can end up
1186 using r0-r4 for function arguments, r7 for the stack frame and don't
1187 have enough left over to do doubleword arithmetic. */
1188#define CLASS_LIKELY_SPILLED_P(CLASS) \
1189 ((TARGET_THUMB && (CLASS) == LO_REGS) \
1190 || (CLASS) == CC_REG)
1191
35d965d5 1192/* The class value for index registers, and the one for base regs. */
d5b7b3ae 1193#define INDEX_REG_CLASS (TARGET_THUMB ? LO_REGS : GENERAL_REGS)
b93a0fe6 1194#define BASE_REG_CLASS (TARGET_THUMB ? LO_REGS : GENERAL_REGS)
d5b7b3ae 1195
b93a0fe6 1196/* For the Thumb the high registers cannot be used as base registers
6bc82793 1197 when addressing quantities in QI or HI mode; if we don't know the
b93a0fe6
RE
1198 mode, then we must be conservative. After reload we must also be
1199 conservative, since we can't support SP+reg addressing, and we
1200 can't fix up any bad substitutions. */
3dcc68a4 1201#define MODE_BASE_REG_CLASS(MODE) \
b93a0fe6
RE
1202 (TARGET_ARM ? GENERAL_REGS : \
1203 (((MODE) == SImode && !reload_completed) ? BASE_REGS : LO_REGS))
3dcc68a4 1204
d5b7b3ae
RE
1205/* When SMALL_REGISTER_CLASSES is nonzero, the compiler allows
1206 registers explicitly used in the rtl to be used as spill registers
1207 but prevents the compiler from extending the lifetime of these
d6b4baa4 1208 registers. */
d5b7b3ae 1209#define SMALL_REGISTER_CLASSES TARGET_THUMB
35d965d5
RS
1210
1211/* Get reg_class from a letter such as appears in the machine description.
3b684012 1212 We only need constraint `f' for FPA_REGS (`r' == GENERAL_REGS) for the
d5b7b3ae
RE
1213 ARM, but several more letters for the Thumb. */
1214#define REG_CLASS_FROM_LETTER(C) \
3b684012 1215 ( (C) == 'f' ? FPA_REGS \
9b6b54e2 1216 : (C) == 'v' ? CIRRUS_REGS \
9b66ebb1 1217 : (C) == 'w' ? VFP_REGS \
5a9335ef
NC
1218 : (C) == 'y' ? IWMMXT_REGS \
1219 : (C) == 'z' ? IWMMXT_GR_REGS \
d5b7b3ae
RE
1220 : (C) == 'l' ? (TARGET_ARM ? GENERAL_REGS : LO_REGS) \
1221 : TARGET_ARM ? NO_REGS \
1222 : (C) == 'h' ? HI_REGS \
1223 : (C) == 'b' ? BASE_REGS \
1224 : (C) == 'k' ? STACK_REG \
1225 : (C) == 'c' ? CC_REG \
1226 : NO_REGS)
35d965d5
RS
1227
1228/* The letters I, J, K, L and M in a register constraint string
1229 can be used to stand for particular ranges of immediate operands.
1230 This macro defines what the ranges are.
1231 C is the letter, and VALUE is a constant value.
1232 Return 1 if VALUE is in the range specified by C.
b4ac57ab 1233 I: immediate arithmetic operand (i.e. 8 bits shifted as required).
ff9940b0 1234 J: valid indexing constants.
aef1764c 1235 K: ~value ok in rhs argument of data operand.
3967692c
RE
1236 L: -value ok in rhs argument of data operand.
1237 M: 0..32, or a power of 2 (for shifts, or mult done by shift). */
d5b7b3ae 1238#define CONST_OK_FOR_ARM_LETTER(VALUE, C) \
aef1764c
RE
1239 ((C) == 'I' ? const_ok_for_arm (VALUE) : \
1240 (C) == 'J' ? ((VALUE) < 4096 && (VALUE) > -4096) : \
1241 (C) == 'K' ? (const_ok_for_arm (~(VALUE))) : \
3967692c
RE
1242 (C) == 'L' ? (const_ok_for_arm (-(VALUE))) : \
1243 (C) == 'M' ? (((VALUE >= 0 && VALUE <= 32)) \
1244 || (((VALUE) & ((VALUE) - 1)) == 0)) \
1245 : 0)
ff9940b0 1246
d5b7b3ae
RE
1247#define CONST_OK_FOR_THUMB_LETTER(VAL, C) \
1248 ((C) == 'I' ? (unsigned HOST_WIDE_INT) (VAL) < 256 : \
1249 (C) == 'J' ? (VAL) > -256 && (VAL) < 0 : \
1250 (C) == 'K' ? thumb_shiftable_const (VAL) : \
1251 (C) == 'L' ? (VAL) > -8 && (VAL) < 8 : \
1252 (C) == 'M' ? ((unsigned HOST_WIDE_INT) (VAL) < 1024 \
1253 && ((VAL) & 3) == 0) : \
1254 (C) == 'N' ? ((unsigned HOST_WIDE_INT) (VAL) < 32) : \
1255 (C) == 'O' ? ((VAL) >= -508 && (VAL) <= 508) \
1256 : 0)
1257
1258#define CONST_OK_FOR_LETTER_P(VALUE, C) \
1259 (TARGET_ARM ? \
1260 CONST_OK_FOR_ARM_LETTER (VALUE, C) : CONST_OK_FOR_THUMB_LETTER (VALUE, C))
1261
9b66ebb1 1262/* Constant letter 'G' for the FP immediate constants.
d5b7b3ae
RE
1263 'H' means the same constant negated. */
1264#define CONST_DOUBLE_OK_FOR_ARM_LETTER(X, C) \
9b66ebb1 1265 ((C) == 'G' ? arm_const_double_rtx (X) : \
3b684012 1266 (C) == 'H' ? neg_const_double_rtx_ok_for_fpa (X) : 0)
d5b7b3ae
RE
1267
1268#define CONST_DOUBLE_OK_FOR_LETTER_P(X, C) \
1269 (TARGET_ARM ? \
1270 CONST_DOUBLE_OK_FOR_ARM_LETTER (X, C) : 0)
1271
ff9940b0
RE
1272/* For the ARM, `Q' means that this is a memory operand that is just
1273 an offset from a register.
1274 `S' means any symbol that has the SYMBOL_REF_FLAG set or a CONSTANT_POOL
1275 address. This means that the symbol is in the text segment and can be
9b66ebb1 1276 accessed without using a load.
edc62122
RE
1277 'U' Prefixes an extended memory constraint where:
1278 'Uv' is an address valid for VFP load/store insns.
fdd695fd 1279 'Uy' is an address valid for iwmmxt load/store insns.
edc62122 1280 'Uq' is an address valid for ldrsb. */
ff9940b0 1281
1e1ab407
RE
1282#define EXTRA_CONSTRAINT_STR_ARM(OP, C, STR) \
1283 (((C) == 'Q') ? (GET_CODE (OP) == MEM \
1284 && GET_CODE (XEXP (OP, 0)) == REG) : \
1285 ((C) == 'R') ? (GET_CODE (OP) == MEM \
1286 && GET_CODE (XEXP (OP, 0)) == SYMBOL_REF \
1287 && CONSTANT_POOL_ADDRESS_P (XEXP (OP, 0))) : \
1288 ((C) == 'S') ? (optimize > 0 && CONSTANT_ADDRESS_P (OP)) : \
1289 ((C) == 'T') ? cirrus_memory_offset (OP) : \
fdd695fd
PB
1290 ((C) == 'U' && (STR)[1] == 'v') ? arm_coproc_mem_operand (OP, FALSE) : \
1291 ((C) == 'U' && (STR)[1] == 'y') ? arm_coproc_mem_operand (OP, TRUE) : \
1e1ab407
RE
1292 ((C) == 'U' && (STR)[1] == 'q') \
1293 ? arm_extendqisi_mem_op (OP, GET_MODE (OP)) \
1294 : 0)
1295
1296#define CONSTRAINT_LEN(C,STR) \
1297 ((C) == 'U' ? 2 : DEFAULT_CONSTRAINT_LEN (C, STR))
ff9940b0 1298
d5b7b3ae
RE
1299#define EXTRA_CONSTRAINT_THUMB(X, C) \
1300 ((C) == 'Q' ? (GET_CODE (X) == MEM \
1301 && GET_CODE (XEXP (X, 0)) == LABEL_REF) : 0)
1302
1e1ab407
RE
1303#define EXTRA_CONSTRAINT_STR(X, C, STR) \
1304 (TARGET_ARM \
1305 ? EXTRA_CONSTRAINT_STR_ARM (X, C, STR) \
1306 : EXTRA_CONSTRAINT_THUMB (X, C))
35d965d5 1307
9b66ebb1
PB
1308#define EXTRA_MEMORY_CONSTRAINT(C, STR) ((C) == 'U')
1309
35d965d5
RS
1310/* Given an rtx X being reloaded into a reg required to be
1311 in class CLASS, return the class of reg to actually use.
d5b7b3ae
RE
1312 In general this is just CLASS, but for the Thumb we prefer
1313 a LO_REGS class or a subset. */
1314#define PREFERRED_RELOAD_CLASS(X, CLASS) \
1315 (TARGET_ARM ? (CLASS) : \
1316 ((CLASS) == BASE_REGS ? (CLASS) : LO_REGS))
1317
1318/* Must leave BASE_REGS reloads alone */
1319#define THUMB_SECONDARY_INPUT_RELOAD_CLASS(CLASS, MODE, X) \
1320 ((CLASS) != LO_REGS && (CLASS) != BASE_REGS \
1321 ? ((true_regnum (X) == -1 ? LO_REGS \
1322 : (true_regnum (X) + HARD_REGNO_NREGS (0, MODE) > 8) ? LO_REGS \
1323 : NO_REGS)) \
1324 : NO_REGS)
1325
1326#define THUMB_SECONDARY_OUTPUT_RELOAD_CLASS(CLASS, MODE, X) \
97358092 1327 ((CLASS) != LO_REGS && (CLASS) != BASE_REGS \
d5b7b3ae
RE
1328 ? ((true_regnum (X) == -1 ? LO_REGS \
1329 : (true_regnum (X) + HARD_REGNO_NREGS (0, MODE) > 8) ? LO_REGS \
1330 : NO_REGS)) \
1331 : NO_REGS)
35d965d5 1332
ff9940b0
RE
1333/* Return the register class of a scratch register needed to copy IN into
1334 or out of a register in CLASS in MODE. If it can be done directly,
1335 NO_REGS is returned. */
d5b7b3ae 1336#define SECONDARY_OUTPUT_RELOAD_CLASS(CLASS, MODE, X) \
9b66ebb1
PB
1337 /* Restrict which direct reloads are allowed for VFP regs. */ \
1338 ((TARGET_VFP && TARGET_HARD_FLOAT \
1339 && (CLASS) == VFP_REGS) \
1340 ? vfp_secondary_reload_class (MODE, X) \
1341 : TARGET_ARM \
1342 ? (((MODE) == HImode && ! arm_arch4 && true_regnum (X) == -1) \
d5b7b3ae
RE
1343 ? GENERAL_REGS : NO_REGS) \
1344 : THUMB_SECONDARY_OUTPUT_RELOAD_CLASS (CLASS, MODE, X))
1345
d6b4baa4 1346/* If we need to load shorts byte-at-a-time, then we need a scratch. */
d5b7b3ae 1347#define SECONDARY_INPUT_RELOAD_CLASS(CLASS, MODE, X) \
9b66ebb1
PB
1348 /* Restrict which direct reloads are allowed for VFP regs. */ \
1349 ((TARGET_VFP && TARGET_HARD_FLOAT \
1350 && (CLASS) == VFP_REGS) \
1351 ? vfp_secondary_reload_class (MODE, X) : \
9b6b54e2 1352 /* Cannot load constants into Cirrus registers. */ \
9b66ebb1 1353 (TARGET_MAVERICK && TARGET_HARD_FLOAT \
9b6b54e2
NC
1354 && (CLASS) == CIRRUS_REGS \
1355 && (CONSTANT_P (X) || GET_CODE (X) == SYMBOL_REF)) \
1356 ? GENERAL_REGS : \
d5b7b3ae 1357 (TARGET_ARM ? \
5a9335ef
NC
1358 (((CLASS) == IWMMXT_REGS || (CLASS) == IWMMXT_GR_REGS) \
1359 && CONSTANT_P (X)) \
1360 ? GENERAL_REGS : \
61f0ccff 1361 (((MODE) == HImode && ! arm_arch4 \
d5b7b3ae
RE
1362 && (GET_CODE (X) == MEM \
1363 || ((GET_CODE (X) == REG || GET_CODE (X) == SUBREG) \
1364 && true_regnum (X) == -1))) \
1365 ? GENERAL_REGS : NO_REGS) \
9b6b54e2 1366 : THUMB_SECONDARY_INPUT_RELOAD_CLASS (CLASS, MODE, X)))
2ce9c1b9 1367
6f734908
RE
1368/* Try a machine-dependent way of reloading an illegitimate address
1369 operand. If we find one, push the reload and jump to WIN. This
1370 macro is used in only one place: `find_reloads_address' in reload.c.
1371
1372 For the ARM, we wish to handle large displacements off a base
1373 register by splitting the addend across a MOV and the mem insn.
d5b7b3ae
RE
1374 This can cut the number of reloads needed. */
1375#define ARM_LEGITIMIZE_RELOAD_ADDRESS(X, MODE, OPNUM, TYPE, IND, WIN) \
1376 do \
1377 { \
1378 if (GET_CODE (X) == PLUS \
1379 && GET_CODE (XEXP (X, 0)) == REG \
1380 && REGNO (XEXP (X, 0)) < FIRST_PSEUDO_REGISTER \
1381 && REG_MODE_OK_FOR_BASE_P (XEXP (X, 0), MODE) \
1382 && GET_CODE (XEXP (X, 1)) == CONST_INT) \
1383 { \
1384 HOST_WIDE_INT val = INTVAL (XEXP (X, 1)); \
1385 HOST_WIDE_INT low, high; \
1386 \
de6f27a8 1387 if (MODE == DImode || (MODE == DFmode && TARGET_SOFT_FLOAT)) \
d5b7b3ae 1388 low = ((val & 0xf) ^ 0x8) - 0x8; \
9b66ebb1 1389 else if (TARGET_MAVERICK && TARGET_HARD_FLOAT) \
9b6b54e2
NC
1390 /* Need to be careful, -256 is not a valid offset. */ \
1391 low = val >= 0 ? (val & 0xff) : -((-val) & 0xff); \
d5b7b3ae 1392 else if (MODE == SImode \
de6f27a8 1393 || (MODE == SFmode && TARGET_SOFT_FLOAT) \
d5b7b3ae
RE
1394 || ((MODE == HImode || MODE == QImode) && ! arm_arch4)) \
1395 /* Need to be careful, -4096 is not a valid offset. */ \
1396 low = val >= 0 ? (val & 0xfff) : -((-val) & 0xfff); \
1397 else if ((MODE == HImode || MODE == QImode) && arm_arch4) \
1398 /* Need to be careful, -256 is not a valid offset. */ \
1399 low = val >= 0 ? (val & 0xff) : -((-val) & 0xff); \
1400 else if (GET_MODE_CLASS (MODE) == MODE_FLOAT \
9b66ebb1 1401 && TARGET_HARD_FLOAT && TARGET_FPA) \
d5b7b3ae
RE
1402 /* Need to be careful, -1024 is not a valid offset. */ \
1403 low = val >= 0 ? (val & 0x3ff) : -((-val) & 0x3ff); \
1404 else \
1405 break; \
1406 \
30cf4896
KG
1407 high = ((((val - low) & (unsigned HOST_WIDE_INT) 0xffffffff) \
1408 ^ (unsigned HOST_WIDE_INT) 0x80000000) \
1409 - (unsigned HOST_WIDE_INT) 0x80000000); \
d5b7b3ae
RE
1410 /* Check for overflow or zero */ \
1411 if (low == 0 || high == 0 || (high + low != val)) \
1412 break; \
1413 \
1414 /* Reload the high part into a base reg; leave the low part \
1415 in the mem. */ \
1416 X = gen_rtx_PLUS (GET_MODE (X), \
1417 gen_rtx_PLUS (GET_MODE (X), XEXP (X, 0), \
1418 GEN_INT (high)), \
1419 GEN_INT (low)); \
df4ae160 1420 push_reload (XEXP (X, 0), NULL_RTX, &XEXP (X, 0), NULL, \
4a692617
NC
1421 MODE_BASE_REG_CLASS (MODE), GET_MODE (X), \
1422 VOIDmode, 0, 0, OPNUM, TYPE); \
d5b7b3ae
RE
1423 goto WIN; \
1424 } \
1425 } \
62b10bbc 1426 while (0)
6f734908 1427
27847754 1428/* XXX If an HImode FP+large_offset address is converted to an HImode
d5b7b3ae
RE
1429 SP+large_offset address, then reload won't know how to fix it. It sees
1430 only that SP isn't valid for HImode, and so reloads the SP into an index
1431 register, but the resulting address is still invalid because the offset
1432 is too big. We fix it here instead by reloading the entire address. */
1433/* We could probably achieve better results by defining PROMOTE_MODE to help
1434 cope with the variances between the Thumb's signed and unsigned byte and
1435 halfword load instructions. */
1436#define THUMB_LEGITIMIZE_RELOAD_ADDRESS(X, MODE, OPNUM, TYPE, IND_LEVELS, WIN) \
1437{ \
1438 if (GET_CODE (X) == PLUS \
1439 && GET_MODE_SIZE (MODE) < 4 \
1440 && GET_CODE (XEXP (X, 0)) == REG \
1441 && XEXP (X, 0) == stack_pointer_rtx \
1442 && GET_CODE (XEXP (X, 1)) == CONST_INT \
76a318e9 1443 && ! thumb_legitimate_offset_p (MODE, INTVAL (XEXP (X, 1)))) \
d5b7b3ae
RE
1444 { \
1445 rtx orig_X = X; \
1446 X = copy_rtx (X); \
df4ae160 1447 push_reload (orig_X, NULL_RTX, &X, NULL, \
4a692617 1448 MODE_BASE_REG_CLASS (MODE), \
d5b7b3ae
RE
1449 Pmode, VOIDmode, 0, 0, OPNUM, TYPE); \
1450 goto WIN; \
1451 } \
1452}
1453
1454#define LEGITIMIZE_RELOAD_ADDRESS(X, MODE, OPNUM, TYPE, IND_LEVELS, WIN) \
1455 if (TARGET_ARM) \
1456 ARM_LEGITIMIZE_RELOAD_ADDRESS (X, MODE, OPNUM, TYPE, IND_LEVELS, WIN); \
1457 else \
1458 THUMB_LEGITIMIZE_RELOAD_ADDRESS (X, MODE, OPNUM, TYPE, IND_LEVELS, WIN)
1459
35d965d5
RS
1460/* Return the maximum number of consecutive registers
1461 needed to represent mode MODE in a register of class CLASS.
3b684012 1462 ARM regs are UNITS_PER_WORD bits while FPA regs can hold any FP mode */
35d965d5 1463#define CLASS_MAX_NREGS(CLASS, MODE) \
3b684012 1464 (((CLASS) == FPA_REGS || (CLASS) == CIRRUS_REGS) ? 1 : ARM_NUM_REGS (MODE))
9b6b54e2
NC
1465
1466/* If defined, gives a class of registers that cannot be used as the
1467 operand of a SUBREG that changes the mode of the object illegally. */
35d965d5 1468
3b684012 1469/* Moves between FPA_REGS and GENERAL_REGS are two memory insns. */
cf011243 1470#define REGISTER_MOVE_COST(MODE, FROM, TO) \
d5b7b3ae 1471 (TARGET_ARM ? \
3b684012
RE
1472 ((FROM) == FPA_REGS && (TO) != FPA_REGS ? 20 : \
1473 (FROM) != FPA_REGS && (TO) == FPA_REGS ? 20 : \
9b66ebb1
PB
1474 (FROM) == VFP_REGS && (TO) != VFP_REGS ? 10 : \
1475 (FROM) != VFP_REGS && (TO) == VFP_REGS ? 10 : \
5a9335ef
NC
1476 (FROM) == IWMMXT_REGS && (TO) != IWMMXT_REGS ? 4 : \
1477 (FROM) != IWMMXT_REGS && (TO) == IWMMXT_REGS ? 4 : \
1478 (FROM) == IWMMXT_GR_REGS || (TO) == IWMMXT_GR_REGS ? 20 : \
9b6b54e2
NC
1479 (FROM) == CIRRUS_REGS && (TO) != CIRRUS_REGS ? 20 : \
1480 (FROM) != CIRRUS_REGS && (TO) == CIRRUS_REGS ? 20 : \
1481 2) \
d5b7b3ae
RE
1482 : \
1483 ((FROM) == HI_REGS || (TO) == HI_REGS) ? 4 : 2)
35d965d5
RS
1484\f
1485/* Stack layout; function entry, exit and calling. */
1486
1487/* Define this if pushing a word on the stack
1488 makes the stack pointer a smaller address. */
1489#define STACK_GROWS_DOWNWARD 1
1490
1491/* Define this if the nominal address of the stack frame
1492 is at the high-address end of the local variables;
1493 that is, each additional local variable allocated
1494 goes at a more negative offset in the frame. */
1495#define FRAME_GROWS_DOWNWARD 1
1496
1497/* Offset within stack frame to start allocating local variables at.
1498 If FRAME_GROWS_DOWNWARD, this is the offset to the END of the
1499 first local allocated. Otherwise, it is the offset to the BEGINNING
1500 of the first local allocated. */
1501#define STARTING_FRAME_OFFSET 0
1502
1503/* If we generate an insn to push BYTES bytes,
1504 this says how many the stack pointer really advances by. */
d5b7b3ae 1505/* The push insns do not do this rounding implicitly.
d6b4baa4 1506 So don't define this. */
0c2ca901 1507/* #define PUSH_ROUNDING(NPUSHED) ROUND_UP_WORD (NPUSHED) */
18543a22
ILT
1508
1509/* Define this if the maximum size of all the outgoing args is to be
1510 accumulated and pushed during the prologue. The amount can be
1511 found in the variable current_function_outgoing_args_size. */
6cfc7210 1512#define ACCUMULATE_OUTGOING_ARGS 1
35d965d5
RS
1513
1514/* Offset of first parameter from the argument pointer register value. */
d5b7b3ae 1515#define FIRST_PARM_OFFSET(FNDECL) (TARGET_ARM ? 4 : 0)
35d965d5
RS
1516
1517/* Value is the number of byte of arguments automatically
1518 popped when returning from a subroutine call.
8b109b37 1519 FUNDECL is the declaration node of the function (as a tree),
35d965d5
RS
1520 FUNTYPE is the data type of the function (as a tree),
1521 or for a library call it is an identifier node for the subroutine name.
1522 SIZE is the number of bytes of arguments passed on the stack.
1523
1524 On the ARM, the caller does not pop any of its arguments that were passed
1525 on the stack. */
6cfc7210 1526#define RETURN_POPS_ARGS(FUNDECL, FUNTYPE, SIZE) 0
35d965d5
RS
1527
1528/* Define how to find the value returned by a library function
1529 assuming the value has mode MODE. */
1530#define LIBCALL_VALUE(MODE) \
9b66ebb1
PB
1531 (TARGET_ARM && TARGET_HARD_FLOAT && TARGET_FPA \
1532 && GET_MODE_CLASS (MODE) == MODE_FLOAT \
1533 ? gen_rtx_REG (MODE, FIRST_FPA_REGNUM) \
1534 : TARGET_ARM && TARGET_HARD_FLOAT && TARGET_MAVERICK \
1535 && GET_MODE_CLASS (MODE) == MODE_FLOAT \
9b6b54e2 1536 ? gen_rtx_REG (MODE, FIRST_CIRRUS_FP_REGNUM) \
5848830f 1537 : TARGET_IWMMXT_ABI && VECTOR_MODE_SUPPORTED_P (MODE) \
5a9335ef 1538 ? gen_rtx_REG (MODE, FIRST_IWMMXT_REGNUM) \
d5b7b3ae 1539 : gen_rtx_REG (MODE, ARG_REGISTER (1)))
35d965d5 1540
6cfc7210
NC
1541/* Define how to find the value returned by a function.
1542 VALTYPE is the data type of the value (as a tree).
1543 If the precise function being called is known, FUNC is its FUNCTION_DECL;
1544 otherwise, FUNC is 0. */
d5b7b3ae 1545#define FUNCTION_VALUE(VALTYPE, FUNC) \
d4453b7a 1546 arm_function_value (VALTYPE, FUNC);
6cfc7210 1547
35d965d5
RS
1548/* 1 if N is a possible register number for a function value.
1549 On the ARM, only r0 and f0 can return results. */
9b6b54e2 1550/* On a Cirrus chip, mvf0 can return results. */
35d965d5 1551#define FUNCTION_VALUE_REGNO_P(REGNO) \
d5b7b3ae 1552 ((REGNO) == ARG_REGISTER (1) \
9b66ebb1
PB
1553 || (TARGET_ARM && ((REGNO) == FIRST_CIRRUS_FP_REGNUM) \
1554 && TARGET_HARD_FLOAT && TARGET_MAVERICK) \
5848830f 1555 || ((REGNO) == FIRST_IWMMXT_REGNUM && TARGET_IWMMXT_ABI) \
9b66ebb1
PB
1556 || (TARGET_ARM && ((REGNO) == FIRST_FPA_REGNUM) \
1557 && TARGET_HARD_FLOAT && TARGET_FPA))
35d965d5 1558
11c1a207
RE
1559/* How large values are returned */
1560/* A C expression which can inhibit the returning of certain function values
d6b4baa4 1561 in registers, based on the type of value. */
f5a1b0d2 1562#define RETURN_IN_MEMORY(TYPE) arm_return_in_memory (TYPE)
11c1a207
RE
1563
1564/* Define DEFAULT_PCC_STRUCT_RETURN to 1 if all structure and union return
1565 values must be in memory. On the ARM, they need only do so if larger
d6b4baa4 1566 than a word, or if they contain elements offset from zero in the struct. */
11c1a207
RE
1567#define DEFAULT_PCC_STRUCT_RETURN 0
1568
d5b7b3ae
RE
1569/* Flags for the call/call_value rtl operations set up by function_arg. */
1570#define CALL_NORMAL 0x00000000 /* No special processing. */
1571#define CALL_LONG 0x00000001 /* Always call indirect. */
1572#define CALL_SHORT 0x00000002 /* Never call indirect. */
1573
6d3d9133
NC
1574/* These bits describe the different types of function supported
1575 by the ARM backend. They are exclusive. ie a function cannot be both a
1576 normal function and an interworked function, for example. Knowing the
1577 type of a function is important for determining its prologue and
1578 epilogue sequences.
1579 Note value 7 is currently unassigned. Also note that the interrupt
1580 function types all have bit 2 set, so that they can be tested for easily.
1581 Note that 0 is deliberately chosen for ARM_FT_UNKNOWN so that when the
4912a07c 1582 machine_function structure is initialized (to zero) func_type will
6d3d9133
NC
1583 default to unknown. This will force the first use of arm_current_func_type
1584 to call arm_compute_func_type. */
1585#define ARM_FT_UNKNOWN 0 /* Type has not yet been determined. */
1586#define ARM_FT_NORMAL 1 /* Your normal, straightforward function. */
1587#define ARM_FT_INTERWORKED 2 /* A function that supports interworking. */
1588#define ARM_FT_EXCEPTION_HANDLER 3 /* A C++ exception handler. */
1589#define ARM_FT_ISR 4 /* An interrupt service routine. */
1590#define ARM_FT_FIQ 5 /* A fast interrupt service routine. */
1591#define ARM_FT_EXCEPTION 6 /* An ARM exception handler (subcase of ISR). */
1592
1593#define ARM_FT_TYPE_MASK ((1 << 3) - 1)
1594
1595/* In addition functions can have several type modifiers,
1596 outlined by these bit masks: */
1597#define ARM_FT_INTERRUPT (1 << 2) /* Note overlap with FT_ISR and above. */
1598#define ARM_FT_NAKED (1 << 3) /* No prologue or epilogue. */
1599#define ARM_FT_VOLATILE (1 << 4) /* Does not return. */
d6b4baa4 1600#define ARM_FT_NESTED (1 << 5) /* Embedded inside another func. */
6d3d9133
NC
1601
1602/* Some macros to test these flags. */
1603#define ARM_FUNC_TYPE(t) (t & ARM_FT_TYPE_MASK)
1604#define IS_INTERRUPT(t) (t & ARM_FT_INTERRUPT)
1605#define IS_VOLATILE(t) (t & ARM_FT_VOLATILE)
1606#define IS_NAKED(t) (t & ARM_FT_NAKED)
1607#define IS_NESTED(t) (t & ARM_FT_NESTED)
1608
5848830f
PB
1609
1610/* Structure used to hold the function stack frame layout. Offsets are
1611 relative to the stack pointer on function entry. Positive offsets are
1612 in the direction of stack growth.
1613 Only soft_frame is used in thumb mode. */
1614
1615typedef struct arm_stack_offsets GTY(())
1616{
1617 int saved_args; /* ARG_POINTER_REGNUM. */
1618 int frame; /* ARM_HARD_FRAME_POINTER_REGNUM. */
1619 int saved_regs;
1620 int soft_frame; /* FRAME_POINTER_REGNUM. */
1621 int outgoing_args; /* STACK_POINTER_REGNUM. */
1622}
1623arm_stack_offsets;
1624
6d3d9133
NC
1625/* A C structure for machine-specific, per-function data.
1626 This is added to the cfun structure. */
e2500fed 1627typedef struct machine_function GTY(())
d5b7b3ae 1628{
6bc82793 1629 /* Additional stack adjustment in __builtin_eh_throw. */
e2500fed 1630 rtx eh_epilogue_sp_ofs;
d5b7b3ae
RE
1631 /* Records if LR has to be saved for far jumps. */
1632 int far_jump_used;
1633 /* Records if ARG_POINTER was ever live. */
1634 int arg_pointer_live;
6f7ebcbb
NC
1635 /* Records if the save of LR has been eliminated. */
1636 int lr_save_eliminated;
0977774b 1637 /* The size of the stack frame. Only valid after reload. */
5848830f 1638 arm_stack_offsets stack_offsets;
6d3d9133
NC
1639 /* Records the type of the current function. */
1640 unsigned long func_type;
3cb66fd7
NC
1641 /* Record if the function has a variable argument list. */
1642 int uses_anonymous_args;
5a9335ef
NC
1643 /* Records if sibcalls are blocked because an argument
1644 register is needed to preserve stack alignment. */
1645 int sibcall_blocked;
6d3d9133
NC
1646}
1647machine_function;
d5b7b3ae 1648
82e9d970
PB
1649/* A C type for declaring a variable that is used as the first argument of
1650 `FUNCTION_ARG' and other related values. For some target machines, the
1651 type `int' suffices and can hold the number of bytes of argument so far. */
1652typedef struct
1653{
d5b7b3ae 1654 /* This is the number of registers of arguments scanned so far. */
82e9d970 1655 int nregs;
5a9335ef
NC
1656 /* This is the number of iWMMXt register arguments scanned so far. */
1657 int iwmmxt_nregs;
1658 int named_count;
1659 int nargs;
d6b4baa4 1660 /* One of CALL_NORMAL, CALL_LONG or CALL_SHORT. */
82e9d970 1661 int call_cookie;
5848830f 1662 int can_split;
d5b7b3ae 1663} CUMULATIVE_ARGS;
82e9d970 1664
35d965d5
RS
1665/* Define where to put the arguments to a function.
1666 Value is zero to push the argument on the stack,
1667 or a hard register in which to store the argument.
1668
1669 MODE is the argument's machine mode.
1670 TYPE is the data type of the argument (as a tree).
1671 This is null for libcalls where that information may
1672 not be available.
1673 CUM is a variable of type CUMULATIVE_ARGS which gives info about
1674 the preceding args and about the function being called.
1675 NAMED is nonzero if this argument is a named parameter
1676 (otherwise it is an extra parameter matching an ellipsis).
1677
1678 On the ARM, normally the first 16 bytes are passed in registers r0-r3; all
1679 other arguments are passed on the stack. If (NAMED == 0) (which happens
1cc9f5f5
KH
1680 only in assign_parms, since TARGET_SETUP_INCOMING_VARARGS is
1681 defined), say it is passed in the stack (function_prologue will
1682 indeed make it pass in the stack if necessary). */
82e9d970
PB
1683#define FUNCTION_ARG(CUM, MODE, TYPE, NAMED) \
1684 arm_function_arg (&(CUM), (MODE), (TYPE), (NAMED))
35d965d5
RS
1685
1686/* For an arg passed partly in registers and partly in memory,
1687 this is the number of registers used.
1688 For args passed entirely in registers or entirely in memory, zero. */
6cfc7210 1689#define FUNCTION_ARG_PARTIAL_NREGS(CUM, MODE, TYPE, NAMED) \
5a9335ef
NC
1690 (VECTOR_MODE_SUPPORTED_P (MODE) ? 0 : \
1691 NUM_ARG_REGS > (CUM).nregs \
5848830f
PB
1692 && (NUM_ARG_REGS < ((CUM).nregs + ARM_NUM_REGS2 (MODE, TYPE)) \
1693 && (CUM).can_split) \
82e9d970 1694 ? NUM_ARG_REGS - (CUM).nregs : 0)
35d965d5 1695
1741620c
JD
1696/* A C expression that indicates when an argument must be passed by
1697 reference. If nonzero for an argument, a copy of that argument is
1698 made in memory and a pointer to the argument is passed instead of
1699 the argument itself. The pointer is passed in whatever way is
1700 appropriate for passing a pointer to that type. */
1701#define FUNCTION_ARG_PASS_BY_REFERENCE(CUM, MODE, TYPE, NAMED) \
1702 arm_function_arg_pass_by_reference (&CUM, MODE, TYPE, NAMED)
1703
35d965d5
RS
1704/* Initialize a variable CUM of type CUMULATIVE_ARGS
1705 for a call to a function whose data type is FNTYPE.
1706 For a library call, FNTYPE is 0.
1707 On the ARM, the offset starts at 0. */
0f6937fe 1708#define INIT_CUMULATIVE_ARGS(CUM, FNTYPE, LIBNAME, FNDECL, N_NAMED_ARGS) \
563a317a 1709 arm_init_cumulative_args (&(CUM), (FNTYPE), (LIBNAME), (FNDECL))
35d965d5
RS
1710
1711/* Update the data in CUM to advance over an argument
1712 of mode MODE and data type TYPE.
1713 (TYPE is null for libcalls where that information may not be available.) */
6cfc7210 1714#define FUNCTION_ARG_ADVANCE(CUM, MODE, TYPE, NAMED) \
5a9335ef 1715 (CUM).nargs += 1; \
5848830f
PB
1716 if (VECTOR_MODE_SUPPORTED_P (MODE) \
1717 && (CUM).named_count > (CUM).nargs) \
1718 (CUM).iwmmxt_nregs += 1; \
5a9335ef 1719 else \
5848830f 1720 (CUM).nregs += ARM_NUM_REGS2 (MODE, TYPE)
35d965d5 1721
5a9335ef
NC
1722/* If defined, a C expression that gives the alignment boundary, in bits, of an
1723 argument with the specified mode and type. If it is not defined,
1724 `PARM_BOUNDARY' is used for all arguments. */
1725#define FUNCTION_ARG_BOUNDARY(MODE,TYPE) \
5848830f
PB
1726 ((ARM_DOUBLEWORD_ALIGN && arm_needs_doubleword_align (MODE, TYPE)) \
1727 ? DOUBLEWORD_ALIGNMENT \
1728 : PARM_BOUNDARY )
5a9335ef 1729
35d965d5
RS
1730/* 1 if N is a possible register number for function argument passing.
1731 On the ARM, r0-r3 are used to pass args. */
5a9335ef
NC
1732#define FUNCTION_ARG_REGNO_P(REGNO) \
1733 (IN_RANGE ((REGNO), 0, 3) \
5848830f
PB
1734 || (TARGET_IWMMXT_ABI \
1735 && IN_RANGE ((REGNO), FIRST_IWMMXT_REGNUM, FIRST_IWMMXT_REGNUM + 9)))
35d965d5 1736
1741620c
JD
1737/* Implement `va_arg'. */
1738#define EXPAND_BUILTIN_VA_ARG(valist, type) \
1739 arm_va_arg (valist, type)
1740
f99fce0c 1741\f
afef3d7a
NC
1742/* If your target environment doesn't prefix user functions with an
1743 underscore, you may wish to re-define this to prevent any conflicts.
1744 e.g. AOF may prefix mcount with an underscore. */
1745#ifndef ARM_MCOUNT_NAME
1746#define ARM_MCOUNT_NAME "*mcount"
1747#endif
1748
1749/* Call the function profiler with a given profile label. The Acorn
1750 compiler puts this BEFORE the prolog but gcc puts it afterwards.
1751 On the ARM the full profile code will look like:
1752 .data
1753 LP1
1754 .word 0
1755 .text
1756 mov ip, lr
1757 bl mcount
1758 .word LP1
1759
1760 profile_function() in final.c outputs the .data section, FUNCTION_PROFILER
1761 will output the .text section.
1762
1763 The ``mov ip,lr'' seems like a good idea to stick with cc convention.
59be6073
AN
1764 ``prof'' doesn't seem to mind about this!
1765
1766 Note - this version of the code is designed to work in both ARM and
1767 Thumb modes. */
be393ecf 1768#ifndef ARM_FUNCTION_PROFILER
d5b7b3ae 1769#define ARM_FUNCTION_PROFILER(STREAM, LABELNO) \
6cfc7210
NC
1770{ \
1771 char temp[20]; \
1772 rtx sym; \
1773 \
dd18ae56 1774 asm_fprintf (STREAM, "\tmov\t%r, %r\n\tbl\t", \
d5b7b3ae 1775 IP_REGNUM, LR_REGNUM); \
6cfc7210
NC
1776 assemble_name (STREAM, ARM_MCOUNT_NAME); \
1777 fputc ('\n', STREAM); \
1778 ASM_GENERATE_INTERNAL_LABEL (temp, "LP", LABELNO); \
f1c25d3b 1779 sym = gen_rtx_SYMBOL_REF (Pmode, temp); \
301d03af 1780 assemble_aligned_integer (UNITS_PER_WORD, sym); \
35d965d5 1781}
be393ecf 1782#endif
35d965d5 1783
59be6073 1784#ifdef THUMB_FUNCTION_PROFILER
d5b7b3ae
RE
1785#define FUNCTION_PROFILER(STREAM, LABELNO) \
1786 if (TARGET_ARM) \
1787 ARM_FUNCTION_PROFILER (STREAM, LABELNO) \
1788 else \
1789 THUMB_FUNCTION_PROFILER (STREAM, LABELNO)
59be6073
AN
1790#else
1791#define FUNCTION_PROFILER(STREAM, LABELNO) \
1792 ARM_FUNCTION_PROFILER (STREAM, LABELNO)
1793#endif
d5b7b3ae 1794
35d965d5
RS
1795/* EXIT_IGNORE_STACK should be nonzero if, when returning from a function,
1796 the stack pointer does not matter. The value is tested only in
1797 functions that have frame pointers.
1798 No definition is equivalent to always zero.
1799
1800 On the ARM, the function epilogue recovers the stack pointer from the
1801 frame. */
1802#define EXIT_IGNORE_STACK 1
1803
c7861455
RE
1804#define EPILOGUE_USES(REGNO) (reload_completed && (REGNO) == LR_REGNUM)
1805
35d965d5
RS
1806/* Determine if the epilogue should be output as RTL.
1807 You should override this if you define FUNCTION_EXTRA_EPILOGUE. */
d5b7b3ae 1808#define USE_RETURN_INSN(ISCOND) \
a72d4945 1809 (TARGET_ARM ? use_return_insn (ISCOND, NULL) : 0)
ff9940b0
RE
1810
1811/* Definitions for register eliminations.
1812
1813 This is an array of structures. Each structure initializes one pair
1814 of eliminable registers. The "from" register number is given first,
1815 followed by "to". Eliminations of the same "from" register are listed
1816 in order of preference.
1817
1818 We have two registers that can be eliminated on the ARM. First, the
1819 arg pointer register can often be eliminated in favor of the stack
1820 pointer register. Secondly, the pseudo frame pointer register can always
1821 be eliminated; it is replaced with either the stack or the real frame
d5b7b3ae 1822 pointer. Note we have to use {ARM|THUMB}_HARD_FRAME_POINTER_REGNUM
d6a7951f 1823 because the definition of HARD_FRAME_POINTER_REGNUM is not a constant. */
ff9940b0 1824
d5b7b3ae
RE
1825#define ELIMINABLE_REGS \
1826{{ ARG_POINTER_REGNUM, STACK_POINTER_REGNUM },\
1827 { ARG_POINTER_REGNUM, FRAME_POINTER_REGNUM },\
1828 { ARG_POINTER_REGNUM, ARM_HARD_FRAME_POINTER_REGNUM },\
1829 { ARG_POINTER_REGNUM, THUMB_HARD_FRAME_POINTER_REGNUM },\
1830 { FRAME_POINTER_REGNUM, STACK_POINTER_REGNUM },\
1831 { FRAME_POINTER_REGNUM, ARM_HARD_FRAME_POINTER_REGNUM },\
1832 { FRAME_POINTER_REGNUM, THUMB_HARD_FRAME_POINTER_REGNUM }}
ff9940b0 1833
d5b7b3ae
RE
1834/* Given FROM and TO register numbers, say whether this elimination is
1835 allowed. Frame pointer elimination is automatically handled.
ff9940b0
RE
1836
1837 All eliminations are permissible. Note that ARG_POINTER_REGNUM and
abc95ed3 1838 HARD_FRAME_POINTER_REGNUM are in fact the same thing. If we need a frame
ff9940b0 1839 pointer, we must eliminate FRAME_POINTER_REGNUM into
d5b7b3ae
RE
1840 HARD_FRAME_POINTER_REGNUM and not into STACK_POINTER_REGNUM or
1841 ARG_POINTER_REGNUM. */
1842#define CAN_ELIMINATE(FROM, TO) \
1843 (((TO) == FRAME_POINTER_REGNUM && (FROM) == ARG_POINTER_REGNUM) ? 0 : \
1844 ((TO) == STACK_POINTER_REGNUM && frame_pointer_needed) ? 0 : \
1845 ((TO) == ARM_HARD_FRAME_POINTER_REGNUM && TARGET_THUMB) ? 0 : \
1846 ((TO) == THUMB_HARD_FRAME_POINTER_REGNUM && TARGET_ARM) ? 0 : \
1847 1)
aeaf4d25
AN
1848
1849#define THUMB_REG_PUSHED_P(reg) \
1850 (regs_ever_live [reg] \
1851 && (! call_used_regs [reg] \
1852 || (flag_pic && (reg) == PIC_OFFSET_TABLE_REGNUM)) \
1853 && !(TARGET_SINGLE_PIC_BASE && ((reg) == arm_pic_register)))
1854
d5b7b3ae
RE
1855/* Define the offset between two registers, one to be eliminated, and the
1856 other its replacement, at the start of a routine. */
d5b7b3ae
RE
1857#define INITIAL_ELIMINATION_OFFSET(FROM, TO, OFFSET) \
1858 if (TARGET_ARM) \
5848830f 1859 (OFFSET) = arm_compute_initial_elimination_offset (FROM, TO); \
d5b7b3ae 1860 else \
5848830f
PB
1861 (OFFSET) = thumb_compute_initial_elimination_offset (FROM, TO)
1862
d5b7b3ae
RE
1863/* Special case handling of the location of arguments passed on the stack. */
1864#define DEBUGGER_ARG_OFFSET(value, addr) value ? value : arm_debugger_arg_offset (value, addr)
1865
1866/* Initialize data used by insn expanders. This is called from insn_emit,
1867 once for every function before code is generated. */
1868#define INIT_EXPANDERS arm_init_expanders ()
1869
35d965d5
RS
1870/* Output assembler code for a block containing the constant parts
1871 of a trampoline, leaving space for the variable parts.
1872
1873 On the ARM, (if r8 is the static chain regnum, and remembering that
1874 referencing pc adds an offset of 8) the trampoline looks like:
1875 ldr r8, [pc, #0]
1876 ldr pc, [pc]
1877 .word static chain value
11c1a207 1878 .word function's address
27847754 1879 XXX FIXME: When the trampoline returns, r8 will be clobbered. */
301d03af
RS
1880#define ARM_TRAMPOLINE_TEMPLATE(FILE) \
1881{ \
1882 asm_fprintf (FILE, "\tldr\t%r, [%r, #0]\n", \
1883 STATIC_CHAIN_REGNUM, PC_REGNUM); \
1884 asm_fprintf (FILE, "\tldr\t%r, [%r, #0]\n", \
1885 PC_REGNUM, PC_REGNUM); \
1886 assemble_aligned_integer (UNITS_PER_WORD, const0_rtx); \
1887 assemble_aligned_integer (UNITS_PER_WORD, const0_rtx); \
d5b7b3ae
RE
1888}
1889
1890/* On the Thumb we always switch into ARM mode to execute the trampoline.
1891 Why - because it is easier. This code will always be branched to via
1892 a BX instruction and since the compiler magically generates the address
1893 of the function the linker has no opportunity to ensure that the
1894 bottom bit is set. Thus the processor will be in ARM mode when it
1895 reaches this code. So we duplicate the ARM trampoline code and add
1896 a switch into Thumb mode as well. */
1897#define THUMB_TRAMPOLINE_TEMPLATE(FILE) \
1898{ \
1899 fprintf (FILE, "\t.code 32\n"); \
1900 fprintf (FILE, ".Ltrampoline_start:\n"); \
1901 asm_fprintf (FILE, "\tldr\t%r, [%r, #8]\n", \
1902 STATIC_CHAIN_REGNUM, PC_REGNUM); \
1903 asm_fprintf (FILE, "\tldr\t%r, [%r, #8]\n", \
1904 IP_REGNUM, PC_REGNUM); \
1905 asm_fprintf (FILE, "\torr\t%r, %r, #1\n", \
1906 IP_REGNUM, IP_REGNUM); \
1907 asm_fprintf (FILE, "\tbx\t%r\n", IP_REGNUM); \
1908 fprintf (FILE, "\t.word\t0\n"); \
1909 fprintf (FILE, "\t.word\t0\n"); \
1910 fprintf (FILE, "\t.code 16\n"); \
35d965d5
RS
1911}
1912
d5b7b3ae
RE
1913#define TRAMPOLINE_TEMPLATE(FILE) \
1914 if (TARGET_ARM) \
1915 ARM_TRAMPOLINE_TEMPLATE (FILE) \
1916 else \
1917 THUMB_TRAMPOLINE_TEMPLATE (FILE)
1918
35d965d5 1919/* Length in units of the trampoline for entering a nested function. */
d5b7b3ae 1920#define TRAMPOLINE_SIZE (TARGET_ARM ? 16 : 24)
35d965d5 1921
006946e4
JM
1922/* Alignment required for a trampoline in bits. */
1923#define TRAMPOLINE_ALIGNMENT 32
35d965d5
RS
1924
1925/* Emit RTL insns to initialize the variable parts of a trampoline.
1926 FNADDR is an RTX for the address of the function's pure code.
1927 CXT is an RTX for the static chain value for the function. */
192c8d78
RE
1928#ifndef INITIALIZE_TRAMPOLINE
1929#define INITIALIZE_TRAMPOLINE(TRAMP, FNADDR, CXT) \
1930{ \
1931 emit_move_insn (gen_rtx_MEM (SImode, \
1932 plus_constant (TRAMP, \
1933 TARGET_ARM ? 8 : 16)), \
1934 CXT); \
1935 emit_move_insn (gen_rtx_MEM (SImode, \
1936 plus_constant (TRAMP, \
1937 TARGET_ARM ? 12 : 20)), \
1938 FNADDR); \
35d965d5 1939}
192c8d78 1940#endif
35d965d5 1941
35d965d5
RS
1942\f
1943/* Addressing modes, and classification of registers for them. */
3cd45774
RE
1944#define HAVE_POST_INCREMENT 1
1945#define HAVE_PRE_INCREMENT TARGET_ARM
1946#define HAVE_POST_DECREMENT TARGET_ARM
1947#define HAVE_PRE_DECREMENT TARGET_ARM
1948#define HAVE_PRE_MODIFY_DISP TARGET_ARM
1949#define HAVE_POST_MODIFY_DISP TARGET_ARM
1950#define HAVE_PRE_MODIFY_REG TARGET_ARM
1951#define HAVE_POST_MODIFY_REG TARGET_ARM
35d965d5
RS
1952
1953/* Macros to check register numbers against specific register classes. */
1954
1955/* These assume that REGNO is a hard or pseudo reg number.
1956 They give nonzero only if REGNO is a hard reg of the suitable class
1957 or a pseudo reg currently allocated to a suitable hard reg.
1958 Since they use reg_renumber, they are safe only once reg_renumber
d6b4baa4 1959 has been allocated, which happens in local-alloc.c. */
d5b7b3ae
RE
1960#define TEST_REGNO(R, TEST, VALUE) \
1961 ((R TEST VALUE) || ((unsigned) reg_renumber[R] TEST VALUE))
1962
1963/* On the ARM, don't allow the pc to be used. */
f1008e52
RE
1964#define ARM_REGNO_OK_FOR_BASE_P(REGNO) \
1965 (TEST_REGNO (REGNO, <, PC_REGNUM) \
1966 || TEST_REGNO (REGNO, ==, FRAME_POINTER_REGNUM) \
1967 || TEST_REGNO (REGNO, ==, ARG_POINTER_REGNUM))
1968
1969#define THUMB_REGNO_MODE_OK_FOR_BASE_P(REGNO, MODE) \
1970 (TEST_REGNO (REGNO, <=, LAST_LO_REGNUM) \
1971 || (GET_MODE_SIZE (MODE) >= 4 \
1972 && TEST_REGNO (REGNO, ==, STACK_POINTER_REGNUM)))
1973
1974#define REGNO_MODE_OK_FOR_BASE_P(REGNO, MODE) \
1975 (TARGET_THUMB \
1976 ? THUMB_REGNO_MODE_OK_FOR_BASE_P (REGNO, MODE) \
1977 : ARM_REGNO_OK_FOR_BASE_P (REGNO))
1978
1979/* For ARM code, we don't care about the mode, but for Thumb, the index
1980 must be suitable for use in a QImode load. */
d5b7b3ae
RE
1981#define REGNO_OK_FOR_INDEX_P(REGNO) \
1982 REGNO_MODE_OK_FOR_BASE_P (REGNO, QImode)
35d965d5
RS
1983
1984/* Maximum number of registers that can appear in a valid memory address.
d6b4baa4 1985 Shifts in addresses can't be by a register. */
ff9940b0 1986#define MAX_REGS_PER_ADDRESS 2
35d965d5
RS
1987
1988/* Recognize any constant value that is a valid address. */
1989/* XXX We can address any constant, eventually... */
11c1a207
RE
1990
1991#ifdef AOF_ASSEMBLER
1992
1993#define CONSTANT_ADDRESS_P(X) \
d5b7b3ae 1994 (GET_CODE (X) == SYMBOL_REF && CONSTANT_POOL_ADDRESS_P (X))
11c1a207
RE
1995
1996#else
35d965d5 1997
008cf58a
RE
1998#define CONSTANT_ADDRESS_P(X) \
1999 (GET_CODE (X) == SYMBOL_REF \
2000 && (CONSTANT_POOL_ADDRESS_P (X) \
d5b7b3ae 2001 || (TARGET_ARM && optimize > 0 && SYMBOL_REF_FLAG (X))))
35d965d5 2002
11c1a207
RE
2003#endif /* AOF_ASSEMBLER */
2004
35d965d5
RS
2005/* Nonzero if the constant value X is a legitimate general operand.
2006 It is given that X satisfies CONSTANT_P or is a CONST_DOUBLE.
2007
2008 On the ARM, allow any integer (invalid ones are removed later by insn
2009 patterns), nice doubles and symbol_refs which refer to the function's
d5b7b3ae 2010 constant pool XXX.
82e9d970
PB
2011
2012 When generating pic allow anything. */
d5b7b3ae
RE
2013#define ARM_LEGITIMATE_CONSTANT_P(X) (flag_pic || ! label_mentioned_p (X))
2014
2015#define THUMB_LEGITIMATE_CONSTANT_P(X) \
2016 ( GET_CODE (X) == CONST_INT \
2017 || GET_CODE (X) == CONST_DOUBLE \
7b8781c8
PB
2018 || CONSTANT_ADDRESS_P (X) \
2019 || flag_pic)
d5b7b3ae
RE
2020
2021#define LEGITIMATE_CONSTANT_P(X) \
2022 (TARGET_ARM ? ARM_LEGITIMATE_CONSTANT_P (X) : THUMB_LEGITIMATE_CONSTANT_P (X))
2023
c27ba912
DM
2024/* Special characters prefixed to function names
2025 in order to encode attribute like information.
2026 Note, '@' and '*' have already been taken. */
2027#define SHORT_CALL_FLAG_CHAR '^'
2028#define LONG_CALL_FLAG_CHAR '#'
2029
2030#define ENCODED_SHORT_CALL_ATTR_P(SYMBOL_NAME) \
2031 (*(SYMBOL_NAME) == SHORT_CALL_FLAG_CHAR)
2032
2033#define ENCODED_LONG_CALL_ATTR_P(SYMBOL_NAME) \
2034 (*(SYMBOL_NAME) == LONG_CALL_FLAG_CHAR)
2035
2036#ifndef SUBTARGET_NAME_ENCODING_LENGTHS
2037#define SUBTARGET_NAME_ENCODING_LENGTHS
2038#endif
2039
6bc82793 2040/* This is a C fragment for the inside of a switch statement.
c27ba912
DM
2041 Each case label should return the number of characters to
2042 be stripped from the start of a function's name, if that
2043 name starts with the indicated character. */
2044#define ARM_NAME_ENCODING_LENGTHS \
2045 case SHORT_CALL_FLAG_CHAR: return 1; \
2046 case LONG_CALL_FLAG_CHAR: return 1; \
00fdafef 2047 case '*': return 1; \
c27ba912
DM
2048 SUBTARGET_NAME_ENCODING_LENGTHS
2049
c27ba912
DM
2050/* This is how to output a reference to a user-level label named NAME.
2051 `assemble_name' uses this. */
e5951263 2052#undef ASM_OUTPUT_LABELREF
c27ba912 2053#define ASM_OUTPUT_LABELREF(FILE, NAME) \
e1944073 2054 arm_asm_output_labelref (FILE, NAME)
c27ba912 2055
c27ba912
DM
2056#define ARM_DECLARE_FUNCTION_SIZE(STREAM, NAME, DECL) \
2057 arm_encode_call_attribute (DECL, SHORT_CALL_FLAG_CHAR)
2058
35d965d5
RS
2059/* The macros REG_OK_FOR..._P assume that the arg is a REG rtx
2060 and check its validity for a certain class.
2061 We have two alternate definitions for each of them.
2062 The usual definition accepts all pseudo regs; the other rejects
2063 them unless they have been allocated suitable hard regs.
2064 The symbol REG_OK_STRICT causes the latter definition to be used. */
2065#ifndef REG_OK_STRICT
ff9940b0 2066
f1008e52
RE
2067#define ARM_REG_OK_FOR_BASE_P(X) \
2068 (REGNO (X) <= LAST_ARM_REGNUM \
2069 || REGNO (X) >= FIRST_PSEUDO_REGISTER \
2070 || REGNO (X) == FRAME_POINTER_REGNUM \
2071 || REGNO (X) == ARG_POINTER_REGNUM)
ff9940b0 2072
f1008e52
RE
2073#define THUMB_REG_MODE_OK_FOR_BASE_P(X, MODE) \
2074 (REGNO (X) <= LAST_LO_REGNUM \
2075 || REGNO (X) >= FIRST_PSEUDO_REGISTER \
2076 || (GET_MODE_SIZE (MODE) >= 4 \
2077 && (REGNO (X) == STACK_POINTER_REGNUM \
2078 || (X) == hard_frame_pointer_rtx \
2079 || (X) == arg_pointer_rtx)))
ff9940b0 2080
76a318e9
RE
2081#define REG_STRICT_P 0
2082
d5b7b3ae 2083#else /* REG_OK_STRICT */
ff9940b0 2084
f1008e52
RE
2085#define ARM_REG_OK_FOR_BASE_P(X) \
2086 ARM_REGNO_OK_FOR_BASE_P (REGNO (X))
ff9940b0 2087
f1008e52
RE
2088#define THUMB_REG_MODE_OK_FOR_BASE_P(X, MODE) \
2089 THUMB_REGNO_MODE_OK_FOR_BASE_P (REGNO (X), MODE)
ff9940b0 2090
76a318e9
RE
2091#define REG_STRICT_P 1
2092
d5b7b3ae 2093#endif /* REG_OK_STRICT */
f1008e52
RE
2094
2095/* Now define some helpers in terms of the above. */
2096
2097#define REG_MODE_OK_FOR_BASE_P(X, MODE) \
2098 (TARGET_THUMB \
2099 ? THUMB_REG_MODE_OK_FOR_BASE_P (X, MODE) \
2100 : ARM_REG_OK_FOR_BASE_P (X))
2101
2102#define ARM_REG_OK_FOR_INDEX_P(X) ARM_REG_OK_FOR_BASE_P (X)
2103
2104/* For Thumb, a valid index register is anything that can be used in
2105 a byte load instruction. */
2106#define THUMB_REG_OK_FOR_INDEX_P(X) THUMB_REG_MODE_OK_FOR_BASE_P (X, QImode)
2107
2108/* Nonzero if X is a hard reg that can be used as an index
2109 or if it is a pseudo reg. On the Thumb, the stack pointer
2110 is not suitable. */
2111#define REG_OK_FOR_INDEX_P(X) \
2112 (TARGET_THUMB \
2113 ? THUMB_REG_OK_FOR_INDEX_P (X) \
2114 : ARM_REG_OK_FOR_INDEX_P (X))
2115
35d965d5
RS
2116\f
2117/* GO_IF_LEGITIMATE_ADDRESS recognizes an RTL expression
2118 that is a valid memory address for an instruction.
2119 The MODE argument is the machine mode for the MEM expression
76a318e9 2120 that wants to use this address. */
d5b7b3ae 2121
f1008e52
RE
2122#define ARM_BASE_REGISTER_RTX_P(X) \
2123 (GET_CODE (X) == REG && ARM_REG_OK_FOR_BASE_P (X))
35d965d5 2124
f1008e52
RE
2125#define ARM_INDEX_REGISTER_RTX_P(X) \
2126 (GET_CODE (X) == REG && ARM_REG_OK_FOR_INDEX_P (X))
35d965d5 2127
76a318e9
RE
2128#define ARM_GO_IF_LEGITIMATE_ADDRESS(MODE,X,WIN) \
2129 { \
1e1ab407 2130 if (arm_legitimate_address_p (MODE, X, SET, REG_STRICT_P)) \
76a318e9 2131 goto WIN; \
6b990f6b 2132 }
d5b7b3ae 2133
76a318e9
RE
2134#define THUMB_GO_IF_LEGITIMATE_ADDRESS(MODE,X,WIN) \
2135 { \
2136 if (thumb_legitimate_address_p (MODE, X, REG_STRICT_P)) \
2137 goto WIN; \
2138 }
d5b7b3ae 2139
d5b7b3ae
RE
2140#define GO_IF_LEGITIMATE_ADDRESS(MODE, X, WIN) \
2141 if (TARGET_ARM) \
2142 ARM_GO_IF_LEGITIMATE_ADDRESS (MODE, X, WIN) \
2143 else /* if (TARGET_THUMB) */ \
2144 THUMB_GO_IF_LEGITIMATE_ADDRESS (MODE, X, WIN)
76a318e9 2145
35d965d5
RS
2146\f
2147/* Try machine-dependent ways of modifying an illegitimate address
ccf4d512
RE
2148 to be legitimate. If we find one, return the new, valid address. */
2149#define ARM_LEGITIMIZE_ADDRESS(X, OLDX, MODE, WIN) \
2150do { \
2151 X = arm_legitimize_address (X, OLDX, MODE); \
ccf4d512
RE
2152} while (0)
2153
6f5b4f3e
RE
2154#define THUMB_LEGITIMIZE_ADDRESS(X, OLDX, MODE, WIN) \
2155do { \
2156 X = thumb_legitimize_address (X, OLDX, MODE); \
ccf4d512
RE
2157} while (0)
2158
2159#define LEGITIMIZE_ADDRESS(X, OLDX, MODE, WIN) \
2160do { \
2161 if (TARGET_ARM) \
2162 ARM_LEGITIMIZE_ADDRESS (X, OLDX, MODE, WIN); \
2163 else \
2164 THUMB_LEGITIMIZE_ADDRESS (X, OLDX, MODE, WIN); \
6f5b4f3e
RE
2165 \
2166 if (memory_address_p (MODE, X)) \
2167 goto WIN; \
ccf4d512 2168} while (0)
d5b7b3ae 2169
35d965d5
RS
2170/* Go to LABEL if ADDR (a legitimate address expression)
2171 has an effect that depends on the machine mode it is used for. */
d5b7b3ae 2172#define ARM_GO_IF_MODE_DEPENDENT_ADDRESS(ADDR, LABEL) \
35d965d5 2173{ \
d5b7b3ae
RE
2174 if ( GET_CODE (ADDR) == PRE_DEC || GET_CODE (ADDR) == POST_DEC \
2175 || GET_CODE (ADDR) == PRE_INC || GET_CODE (ADDR) == POST_INC) \
35d965d5
RS
2176 goto LABEL; \
2177}
d5b7b3ae
RE
2178
2179/* Nothing helpful to do for the Thumb */
2180#define GO_IF_MODE_DEPENDENT_ADDRESS(ADDR, LABEL) \
2181 if (TARGET_ARM) \
2182 ARM_GO_IF_MODE_DEPENDENT_ADDRESS (ADDR, LABEL)
35d965d5 2183\f
d5b7b3ae 2184
35d965d5
RS
2185/* Specify the machine mode that this machine uses
2186 for the index in the tablejump instruction. */
d5b7b3ae 2187#define CASE_VECTOR_MODE Pmode
35d965d5 2188
ff9940b0
RE
2189/* signed 'char' is most compatible, but RISC OS wants it unsigned.
2190 unsigned is probably best, but may break some code. */
2191#ifndef DEFAULT_SIGNED_CHAR
3967692c 2192#define DEFAULT_SIGNED_CHAR 0
35d965d5
RS
2193#endif
2194
35d965d5 2195/* Max number of bytes we can move from memory to memory
d17ce9af
TG
2196 in one reasonably fast instruction. */
2197#define MOVE_MAX 4
35d965d5 2198
d19fb8e3 2199#undef MOVE_RATIO
591af218 2200#define MOVE_RATIO (arm_tune_xscale ? 4 : 2)
d19fb8e3 2201
ff9940b0
RE
2202/* Define if operations between registers always perform the operation
2203 on the full register even if a narrower mode is specified. */
2204#define WORD_REGISTER_OPERATIONS
2205
2206/* Define if loading in MODE, an integral mode narrower than BITS_PER_WORD
2207 will either zero-extend or sign-extend. The value of this macro should
2208 be the code that says which one of the two operations is implicitly
2209 done, NIL if none. */
9c872872 2210#define LOAD_EXTEND_OP(MODE) \
d5b7b3ae
RE
2211 (TARGET_THUMB ? ZERO_EXTEND : \
2212 ((arm_arch4 || (MODE) == QImode) ? ZERO_EXTEND \
2213 : ((BYTES_BIG_ENDIAN && (MODE) == HImode) ? SIGN_EXTEND : NIL)))
ff9940b0 2214
35d965d5
RS
2215/* Nonzero if access to memory by bytes is slow and undesirable. */
2216#define SLOW_BYTE_ACCESS 0
2217
d5b7b3ae
RE
2218#define SLOW_UNALIGNED_ACCESS(MODE, ALIGN) 1
2219
35d965d5
RS
2220/* Immediate shift counts are truncated by the output routines (or was it
2221 the assembler?). Shift counts in a register are truncated by ARM. Note
2222 that the native compiler puts too large (> 32) immediate shift counts
2223 into a register and shifts by the register, letting the ARM decide what
2224 to do instead of doing that itself. */
ff9940b0
RE
2225/* This is all wrong. Defining SHIFT_COUNT_TRUNCATED tells combine that
2226 code like (X << (Y % 32)) for register X, Y is equivalent to (X << Y).
2227 On the arm, Y in a register is used modulo 256 for the shift. Only for
d6b4baa4 2228 rotates is modulo 32 used. */
ff9940b0 2229/* #define SHIFT_COUNT_TRUNCATED 1 */
35d965d5 2230
35d965d5 2231/* All integers have the same format so truncation is easy. */
d5b7b3ae 2232#define TRULY_NOOP_TRUNCATION(OUTPREC, INPREC) 1
35d965d5
RS
2233
2234/* Calling from registers is a massive pain. */
2235#define NO_FUNCTION_CSE 1
2236
35d965d5
RS
2237/* The machine modes of pointers and functions */
2238#define Pmode SImode
2239#define FUNCTION_MODE Pmode
2240
d5b7b3ae
RE
2241#define ARM_FRAME_RTX(X) \
2242 ( (X) == frame_pointer_rtx || (X) == stack_pointer_rtx \
3967692c
RE
2243 || (X) == arg_pointer_rtx)
2244
ff9940b0 2245/* Moves to and from memory are quite expensive */
d5b7b3ae
RE
2246#define MEMORY_MOVE_COST(M, CLASS, IN) \
2247 (TARGET_ARM ? 10 : \
2248 ((GET_MODE_SIZE (M) < 4 ? 8 : 2 * GET_MODE_SIZE (M)) \
2249 * (CLASS == LO_REGS ? 1 : 2)))
2250
ff9940b0
RE
2251/* Try to generate sequences that don't involve branches, we can then use
2252 conditional instructions */
d5b7b3ae
RE
2253#define BRANCH_COST \
2254 (TARGET_ARM ? 4 : (optimize > 1 ? 1 : 0))
7a801826
RE
2255\f
2256/* Position Independent Code. */
2257/* We decide which register to use based on the compilation options and
2258 the assembler in use; this is more general than the APCS restriction of
2259 using sb (r9) all the time. */
2260extern int arm_pic_register;
2261
ed0e6530
PB
2262/* Used when parsing command line option -mpic-register=. */
2263extern const char * arm_pic_register_string;
2264
7a801826
RE
2265/* The register number of the register used to address a table of static
2266 data addresses in memory. */
2267#define PIC_OFFSET_TABLE_REGNUM arm_pic_register
2268
c1163e75 2269#define FINALIZE_PIC arm_finalize_pic (1)
7a801826 2270
f5a1b0d2
NC
2271/* We can't directly access anything that contains a symbol,
2272 nor can we indirect via the constant pool. */
82e9d970 2273#define LEGITIMATE_PIC_OPERAND_P(X) \
1575c31e
JD
2274 (!(symbol_mentioned_p (X) \
2275 || label_mentioned_p (X) \
2276 || (GET_CODE (X) == SYMBOL_REF \
2277 && CONSTANT_POOL_ADDRESS_P (X) \
2278 && (symbol_mentioned_p (get_pool_constant (X)) \
2279 || label_mentioned_p (get_pool_constant (X))))))
2280
13bd191d
PB
2281/* We need to know when we are making a constant pool; this determines
2282 whether data needs to be in the GOT or can be referenced via a GOT
2283 offset. */
2284extern int making_const_table;
82e9d970 2285\f
c27ba912 2286/* Handle pragmas for compatibility with Intel's compilers. */
c58b209a
NB
2287#define REGISTER_TARGET_PRAGMAS() do { \
2288 c_register_pragma (0, "long_calls", arm_pr_long_calls); \
2289 c_register_pragma (0, "no_long_calls", arm_pr_no_long_calls); \
2290 c_register_pragma (0, "long_calls_off", arm_pr_long_calls_off); \
8b97c5f8
ZW
2291} while (0)
2292
d6b4baa4 2293/* Condition code information. */
ff9940b0 2294/* Given a comparison code (EQ, NE, etc.) and the first operand of a COMPARE,
a5381466 2295 return the mode to be used for the comparison. */
d5b7b3ae
RE
2296
2297#define SELECT_CC_MODE(OP, X, Y) arm_select_cc_mode (OP, X, Y)
ff9940b0 2298
008cf58a
RE
2299#define REVERSIBLE_CC_MODE(MODE) ((MODE) != CCFPEmode)
2300
62b10bbc
NC
2301#define CANONICALIZE_COMPARISON(CODE, OP0, OP1) \
2302 do \
2303 { \
2304 if (GET_CODE (OP1) == CONST_INT \
2305 && ! (const_ok_for_arm (INTVAL (OP1)) \
2306 || (const_ok_for_arm (- INTVAL (OP1))))) \
2307 { \
2308 rtx const_op = OP1; \
2309 CODE = arm_canonicalize_comparison ((CODE), &const_op); \
2310 OP1 = const_op; \
2311 } \
2312 } \
2313 while (0)
62dd06ea 2314
7dba8395
RH
2315/* The arm5 clz instruction returns 32. */
2316#define CLZ_DEFINED_VALUE_AT_ZERO(MODE, VALUE) ((VALUE) = 32, 1)
35d965d5 2317\f
d5b7b3ae
RE
2318#undef ASM_APP_OFF
2319#define ASM_APP_OFF (TARGET_THUMB ? "\t.code\t16\n" : "")
35d965d5 2320
35d965d5 2321/* Output a push or a pop instruction (only used when profiling). */
d5b7b3ae 2322#define ASM_OUTPUT_REG_PUSH(STREAM, REGNO) \
8a81cc45
RE
2323 do \
2324 { \
2325 if (TARGET_ARM) \
2326 asm_fprintf (STREAM,"\tstmfd\t%r!,{%r}\n", \
2327 STACK_POINTER_REGNUM, REGNO); \
2328 else \
2329 asm_fprintf (STREAM, "\tpush {%r}\n", REGNO); \
2330 } while (0)
d5b7b3ae
RE
2331
2332
2333#define ASM_OUTPUT_REG_POP(STREAM, REGNO) \
8a81cc45
RE
2334 do \
2335 { \
2336 if (TARGET_ARM) \
2337 asm_fprintf (STREAM, "\tldmfd\t%r!,{%r}\n", \
2338 STACK_POINTER_REGNUM, REGNO); \
2339 else \
2340 asm_fprintf (STREAM, "\tpop {%r}\n", REGNO); \
2341 } while (0)
d5b7b3ae
RE
2342
2343/* This is how to output a label which precedes a jumptable. Since
2344 Thumb instructions are 2 bytes, we may need explicit alignment here. */
be393ecf 2345#undef ASM_OUTPUT_CASE_LABEL
d5b7b3ae
RE
2346#define ASM_OUTPUT_CASE_LABEL(FILE, PREFIX, NUM, JUMPTABLE) \
2347 do \
2348 { \
2349 if (TARGET_THUMB) \
2350 ASM_OUTPUT_ALIGN (FILE, 2); \
8a81cc45 2351 (*targetm.asm_out.internal_label) (FILE, PREFIX, NUM); \
d5b7b3ae
RE
2352 } \
2353 while (0)
35d965d5 2354
6cfc7210
NC
2355#define ARM_DECLARE_FUNCTION_NAME(STREAM, NAME, DECL) \
2356 do \
2357 { \
d5b7b3ae
RE
2358 if (TARGET_THUMB) \
2359 { \
9b66ebb1
PB
2360 if (is_called_in_ARM_mode (DECL) \
2361 || current_function_is_thunk) \
d5b7b3ae
RE
2362 fprintf (STREAM, "\t.code 32\n") ; \
2363 else \
9b66ebb1 2364 fprintf (STREAM, "\t.code 16\n\t.thumb_func\n") ; \
d5b7b3ae 2365 } \
6cfc7210 2366 if (TARGET_POKE_FUNCTION_NAME) \
6354dc9b 2367 arm_poke_function_name (STREAM, (char *) NAME); \
6cfc7210
NC
2368 } \
2369 while (0)
35d965d5 2370
d5b7b3ae
RE
2371/* For aliases of functions we use .thumb_set instead. */
2372#define ASM_OUTPUT_DEF_FROM_DECLS(FILE, DECL1, DECL2) \
2373 do \
2374 { \
91ea4f8d
KG
2375 const char *const LABEL1 = XSTR (XEXP (DECL_RTL (decl), 0), 0); \
2376 const char *const LABEL2 = IDENTIFIER_POINTER (DECL2); \
d5b7b3ae
RE
2377 \
2378 if (TARGET_THUMB && TREE_CODE (DECL1) == FUNCTION_DECL) \
2379 { \
2380 fprintf (FILE, "\t.thumb_set "); \
2381 assemble_name (FILE, LABEL1); \
2382 fprintf (FILE, ","); \
2383 assemble_name (FILE, LABEL2); \
2384 fprintf (FILE, "\n"); \
2385 } \
2386 else \
2387 ASM_OUTPUT_DEF (FILE, LABEL1, LABEL2); \
2388 } \
2389 while (0)
2390
fdc2d3b0
NC
2391#ifdef HAVE_GAS_MAX_SKIP_P2ALIGN
2392/* To support -falign-* switches we need to use .p2align so
2393 that alignment directives in code sections will be padded
2394 with no-op instructions, rather than zeroes. */
5a9335ef 2395#define ASM_OUTPUT_MAX_SKIP_ALIGN(FILE, LOG, MAX_SKIP) \
fdc2d3b0
NC
2396 if ((LOG) != 0) \
2397 { \
2398 if ((MAX_SKIP) == 0) \
5a9335ef 2399 fprintf ((FILE), "\t.p2align %d\n", (int) (LOG)); \
fdc2d3b0
NC
2400 else \
2401 fprintf ((FILE), "\t.p2align %d,,%d\n", \
5a9335ef 2402 (int) (LOG), (int) (MAX_SKIP)); \
fdc2d3b0
NC
2403 }
2404#endif
35d965d5 2405\f
35d965d5 2406/* Only perform branch elimination (by making instructions conditional) if
72ac76be 2407 we're optimizing. Otherwise it's of no use anyway. */
d5b7b3ae
RE
2408#define FINAL_PRESCAN_INSN(INSN, OPVEC, NOPERANDS) \
2409 if (TARGET_ARM && optimize) \
2410 arm_final_prescan_insn (INSN); \
2411 else if (TARGET_THUMB) \
2412 thumb_final_prescan_insn (INSN)
35d965d5 2413
7bc7696c 2414#define PRINT_OPERAND_PUNCT_VALID_P(CODE) \
d5b7b3ae
RE
2415 (CODE == '@' || CODE == '|' \
2416 || (TARGET_ARM && (CODE == '?')) \
2417 || (TARGET_THUMB && (CODE == '_')))
6cfc7210 2418
7bc7696c 2419/* Output an operand of an instruction. */
35d965d5 2420#define PRINT_OPERAND(STREAM, X, CODE) \
7bc7696c
RE
2421 arm_print_operand (STREAM, X, CODE)
2422
7b8b8ade
NC
2423#define ARM_SIGN_EXTEND(x) ((HOST_WIDE_INT) \
2424 (HOST_BITS_PER_WIDE_INT <= 32 ? (unsigned HOST_WIDE_INT) (x) \
30cf4896
KG
2425 : ((((unsigned HOST_WIDE_INT)(x)) & (unsigned HOST_WIDE_INT) 0xffffffff) |\
2426 ((((unsigned HOST_WIDE_INT)(x)) & (unsigned HOST_WIDE_INT) 0x80000000) \
2427 ? ((~ (unsigned HOST_WIDE_INT) 0) \
2428 & ~ (unsigned HOST_WIDE_INT) 0xffffffff) \
7bc7696c 2429 : 0))))
35d965d5
RS
2430
2431/* Output the address of an operand. */
3cd45774
RE
2432#define ARM_PRINT_OPERAND_ADDRESS(STREAM, X) \
2433{ \
2434 int is_minus = GET_CODE (X) == MINUS; \
2435 \
2436 if (GET_CODE (X) == REG) \
2437 asm_fprintf (STREAM, "[%r, #0]", REGNO (X)); \
2438 else if (GET_CODE (X) == PLUS || is_minus) \
2439 { \
2440 rtx base = XEXP (X, 0); \
2441 rtx index = XEXP (X, 1); \
2442 HOST_WIDE_INT offset = 0; \
2443 if (GET_CODE (base) != REG) \
2444 { \
d6b4baa4
KH
2445 /* Ensure that BASE is a register. */ \
2446 /* (one of them must be). */ \
3cd45774
RE
2447 rtx temp = base; \
2448 base = index; \
2449 index = temp; \
2450 } \
2451 switch (GET_CODE (index)) \
2452 { \
2453 case CONST_INT: \
2454 offset = INTVAL (index); \
2455 if (is_minus) \
2456 offset = -offset; \
c53dddc2 2457 asm_fprintf (STREAM, "[%r, #%wd]", \
3cd45774
RE
2458 REGNO (base), offset); \
2459 break; \
2460 \
2461 case REG: \
2462 asm_fprintf (STREAM, "[%r, %s%r]", \
2463 REGNO (base), is_minus ? "-" : "", \
2464 REGNO (index)); \
2465 break; \
2466 \
2467 case MULT: \
2468 case ASHIFTRT: \
2469 case LSHIFTRT: \
2470 case ASHIFT: \
2471 case ROTATERT: \
2472 { \
2473 asm_fprintf (STREAM, "[%r, %s%r", \
2474 REGNO (base), is_minus ? "-" : "", \
2475 REGNO (XEXP (index, 0))); \
2476 arm_print_operand (STREAM, index, 'S'); \
2477 fputs ("]", STREAM); \
2478 break; \
2479 } \
2480 \
2481 default: \
2482 abort(); \
2483 } \
2484 } \
2485 else if (GET_CODE (X) == PRE_INC || GET_CODE (X) == POST_INC \
2486 || GET_CODE (X) == PRE_DEC || GET_CODE (X) == POST_DEC) \
2487 { \
2488 extern enum machine_mode output_memory_reference_mode; \
2489 \
2490 if (GET_CODE (XEXP (X, 0)) != REG) \
2491 abort (); \
2492 \
2493 if (GET_CODE (X) == PRE_DEC || GET_CODE (X) == PRE_INC) \
2494 asm_fprintf (STREAM, "[%r, #%s%d]!", \
2495 REGNO (XEXP (X, 0)), \
2496 GET_CODE (X) == PRE_DEC ? "-" : "", \
2497 GET_MODE_SIZE (output_memory_reference_mode)); \
2498 else \
2499 asm_fprintf (STREAM, "[%r], #%s%d", \
2500 REGNO (XEXP (X, 0)), \
2501 GET_CODE (X) == POST_DEC ? "-" : "", \
2502 GET_MODE_SIZE (output_memory_reference_mode)); \
2503 } \
2504 else if (GET_CODE (X) == PRE_MODIFY) \
2505 { \
2506 asm_fprintf (STREAM, "[%r, ", REGNO (XEXP (X, 0))); \
2507 if (GET_CODE (XEXP (XEXP (X, 1), 1)) == CONST_INT) \
c53dddc2 2508 asm_fprintf (STREAM, "#%wd]!", \
3cd45774
RE
2509 INTVAL (XEXP (XEXP (X, 1), 1))); \
2510 else \
2511 asm_fprintf (STREAM, "%r]!", \
2512 REGNO (XEXP (XEXP (X, 1), 1))); \
2513 } \
2514 else if (GET_CODE (X) == POST_MODIFY) \
2515 { \
2516 asm_fprintf (STREAM, "[%r], ", REGNO (XEXP (X, 0))); \
2517 if (GET_CODE (XEXP (XEXP (X, 1), 1)) == CONST_INT) \
c53dddc2 2518 asm_fprintf (STREAM, "#%wd", \
3cd45774
RE
2519 INTVAL (XEXP (XEXP (X, 1), 1))); \
2520 else \
2521 asm_fprintf (STREAM, "%r", \
2522 REGNO (XEXP (XEXP (X, 1), 1))); \
2523 } \
2524 else output_addr_const (STREAM, X); \
35d965d5 2525}
62dd06ea 2526
d5b7b3ae
RE
2527#define THUMB_PRINT_OPERAND_ADDRESS(STREAM, X) \
2528{ \
2529 if (GET_CODE (X) == REG) \
2530 asm_fprintf (STREAM, "[%r]", REGNO (X)); \
2531 else if (GET_CODE (X) == POST_INC) \
2532 asm_fprintf (STREAM, "%r!", REGNO (XEXP (X, 0))); \
2533 else if (GET_CODE (X) == PLUS) \
2534 { \
27847754
NC
2535 if (GET_CODE (XEXP (X, 0)) != REG) \
2536 abort (); \
d5b7b3ae 2537 if (GET_CODE (XEXP (X, 1)) == CONST_INT) \
659bdc68 2538 asm_fprintf (STREAM, "[%r, #%wd]", \
d5b7b3ae 2539 REGNO (XEXP (X, 0)), \
659bdc68 2540 INTVAL (XEXP (X, 1))); \
d5b7b3ae
RE
2541 else \
2542 asm_fprintf (STREAM, "[%r, %r]", \
2543 REGNO (XEXP (X, 0)), \
2544 REGNO (XEXP (X, 1))); \
2545 } \
2546 else \
2547 output_addr_const (STREAM, X); \
2548}
2549
2550#define PRINT_OPERAND_ADDRESS(STREAM, X) \
2551 if (TARGET_ARM) \
2552 ARM_PRINT_OPERAND_ADDRESS (STREAM, X) \
2553 else \
2554 THUMB_PRINT_OPERAND_ADDRESS (STREAM, X)
5a9335ef
NC
2555
2556#define OUTPUT_ADDR_CONST_EXTRA(FILE, X, FAIL) \
2557 if (GET_CODE (X) != CONST_VECTOR \
2558 || ! arm_emit_vector_const (FILE, X)) \
2559 goto FAIL;
2560
6a5d7526
MS
2561/* A C expression whose value is RTL representing the value of the return
2562 address for the frame COUNT steps up from the current frame. */
2563
d5b7b3ae
RE
2564#define RETURN_ADDR_RTX(COUNT, FRAME) \
2565 arm_return_addr (COUNT, FRAME)
2566
2567/* Mask of the bits in the PC that contain the real return address
2568 when running in 26-bit mode. */
2569#define RETURN_ADDR_MASK26 (0x03fffffc)
6a5d7526 2570
2c849145
JM
2571/* Pick up the return address upon entry to a procedure. Used for
2572 dwarf2 unwind information. This also enables the table driven
2573 mechanism. */
2c849145
JM
2574#define INCOMING_RETURN_ADDR_RTX gen_rtx_REG (Pmode, LR_REGNUM)
2575#define DWARF_FRAME_RETURN_COLUMN DWARF_FRAME_REGNUM (LR_REGNUM)
2576
39950dff
MS
2577/* Used to mask out junk bits from the return address, such as
2578 processor state, interrupt status, condition codes and the like. */
2579#define MASK_RETURN_ADDR \
2580 /* If we are generating code for an ARM2/ARM3 machine or for an ARM6 \
2581 in 26 bit mode, the condition codes must be masked out of the \
2582 return address. This does not apply to ARM6 and later processors \
2583 when running in 32 bit mode. */ \
61f0ccff
RE
2584 ((arm_arch4 || TARGET_THUMB) \
2585 ? (gen_int_mode ((unsigned long)0xffffffff, Pmode)) \
fcd53748 2586 : arm_gen_return_addr_mask ())
d5b7b3ae
RE
2587
2588\f
2589/* Define the codes that are matched by predicates in arm.c */
2590#define PREDICATE_CODES \
2591 {"s_register_operand", {SUBREG, REG}}, \
9b66ebb1 2592 {"arm_general_register_operand", {SUBREG, REG}}, \
b15bca31 2593 {"arm_hard_register_operand", {REG}}, \
d5b7b3ae
RE
2594 {"f_register_operand", {SUBREG, REG}}, \
2595 {"arm_add_operand", {SUBREG, REG, CONST_INT}}, \
f9b9980e 2596 {"arm_addimm_operand", {CONST_INT}}, \
9b66ebb1
PB
2597 {"arm_float_add_operand", {SUBREG, REG, CONST_DOUBLE}}, \
2598 {"arm_float_rhs_operand", {SUBREG, REG, CONST_DOUBLE}}, \
d5b7b3ae
RE
2599 {"arm_rhs_operand", {SUBREG, REG, CONST_INT}}, \
2600 {"arm_not_operand", {SUBREG, REG, CONST_INT}}, \
2601 {"reg_or_int_operand", {SUBREG, REG, CONST_INT}}, \
2602 {"index_operand", {SUBREG, REG, CONST_INT}}, \
2603 {"thumb_cmp_operand", {SUBREG, REG, CONST_INT}}, \
c769a35d 2604 {"thumb_cmpneg_operand", {CONST_INT}}, \
defc0463 2605 {"thumb_cbrch_target_operand", {SUBREG, REG, MEM}}, \
d5b7b3ae 2606 {"offsettable_memory_operand", {MEM}}, \
d5b7b3ae
RE
2607 {"alignable_memory_operand", {MEM}}, \
2608 {"shiftable_operator", {PLUS, MINUS, AND, IOR, XOR}}, \
2609 {"minmax_operator", {SMIN, SMAX, UMIN, UMAX}}, \
2610 {"shift_operator", {ASHIFT, ASHIFTRT, LSHIFTRT, ROTATERT, MULT}}, \
2611 {"di_operand", {SUBREG, REG, CONST_INT, CONST_DOUBLE, MEM}}, \
2612 {"nonimmediate_di_operand", {SUBREG, REG, MEM}}, \
2613 {"soft_df_operand", {SUBREG, REG, CONST_DOUBLE, MEM}}, \
2614 {"nonimmediate_soft_df_operand", {SUBREG, REG, MEM}}, \
2615 {"load_multiple_operation", {PARALLEL}}, \
2616 {"store_multiple_operation", {PARALLEL}}, \
2617 {"equality_operator", {EQ, NE}}, \
e45b72c4
RE
2618 {"arm_comparison_operator", {EQ, NE, LE, LT, GE, GT, GEU, GTU, LEU, \
2619 LTU, UNORDERED, ORDERED, UNLT, UNLE, \
2620 UNGE, UNGT}}, \
d5b7b3ae
RE
2621 {"arm_rhsm_operand", {SUBREG, REG, CONST_INT, MEM}}, \
2622 {"const_shift_operand", {CONST_INT}}, \
2623 {"multi_register_push", {PARALLEL}}, \
2624 {"cc_register", {REG}}, \
2625 {"logical_binary_operator", {AND, IOR, XOR}}, \
9b6b54e2
NC
2626 {"cirrus_register_operand", {REG}}, \
2627 {"cirrus_fp_register", {REG}}, \
2628 {"cirrus_shift_const", {CONST_INT}}, \
9b66ebb1
PB
2629 {"dominant_cc_register", {REG}}, \
2630 {"arm_float_compare_operand", {REG, CONST_DOUBLE}}, \
2631 {"vfp_compare_operand", {REG, CONST_DOUBLE}},
71791e16 2632
ad027eae
RE
2633/* Define this if you have special predicates that know special things
2634 about modes. Genrecog will warn about certain forms of
2635 match_operand without a mode; if the operand predicate is listed in
d6b4baa4 2636 SPECIAL_MODE_PREDICATES, the warning will be suppressed. */
ad027eae
RE
2637#define SPECIAL_MODE_PREDICATES \
2638 "cc_register", "dominant_cc_register",
2639
5a9335ef
NC
2640enum arm_builtins
2641{
2642 ARM_BUILTIN_GETWCX,
2643 ARM_BUILTIN_SETWCX,
2644
2645 ARM_BUILTIN_WZERO,
2646
2647 ARM_BUILTIN_WAVG2BR,
2648 ARM_BUILTIN_WAVG2HR,
2649 ARM_BUILTIN_WAVG2B,
2650 ARM_BUILTIN_WAVG2H,
2651
2652 ARM_BUILTIN_WACCB,
2653 ARM_BUILTIN_WACCH,
2654 ARM_BUILTIN_WACCW,
2655
2656 ARM_BUILTIN_WMACS,
2657 ARM_BUILTIN_WMACSZ,
2658 ARM_BUILTIN_WMACU,
2659 ARM_BUILTIN_WMACUZ,
2660
2661 ARM_BUILTIN_WSADB,
2662 ARM_BUILTIN_WSADBZ,
2663 ARM_BUILTIN_WSADH,
2664 ARM_BUILTIN_WSADHZ,
2665
2666 ARM_BUILTIN_WALIGN,
2667
2668 ARM_BUILTIN_TMIA,
2669 ARM_BUILTIN_TMIAPH,
2670 ARM_BUILTIN_TMIABB,
2671 ARM_BUILTIN_TMIABT,
2672 ARM_BUILTIN_TMIATB,
2673 ARM_BUILTIN_TMIATT,
2674
2675 ARM_BUILTIN_TMOVMSKB,
2676 ARM_BUILTIN_TMOVMSKH,
2677 ARM_BUILTIN_TMOVMSKW,
2678
2679 ARM_BUILTIN_TBCSTB,
2680 ARM_BUILTIN_TBCSTH,
2681 ARM_BUILTIN_TBCSTW,
2682
2683 ARM_BUILTIN_WMADDS,
2684 ARM_BUILTIN_WMADDU,
2685
2686 ARM_BUILTIN_WPACKHSS,
2687 ARM_BUILTIN_WPACKWSS,
2688 ARM_BUILTIN_WPACKDSS,
2689 ARM_BUILTIN_WPACKHUS,
2690 ARM_BUILTIN_WPACKWUS,
2691 ARM_BUILTIN_WPACKDUS,
2692
2693 ARM_BUILTIN_WADDB,
2694 ARM_BUILTIN_WADDH,
2695 ARM_BUILTIN_WADDW,
2696 ARM_BUILTIN_WADDSSB,
2697 ARM_BUILTIN_WADDSSH,
2698 ARM_BUILTIN_WADDSSW,
2699 ARM_BUILTIN_WADDUSB,
2700 ARM_BUILTIN_WADDUSH,
2701 ARM_BUILTIN_WADDUSW,
2702 ARM_BUILTIN_WSUBB,
2703 ARM_BUILTIN_WSUBH,
2704 ARM_BUILTIN_WSUBW,
2705 ARM_BUILTIN_WSUBSSB,
2706 ARM_BUILTIN_WSUBSSH,
2707 ARM_BUILTIN_WSUBSSW,
2708 ARM_BUILTIN_WSUBUSB,
2709 ARM_BUILTIN_WSUBUSH,
2710 ARM_BUILTIN_WSUBUSW,
2711
2712 ARM_BUILTIN_WAND,
2713 ARM_BUILTIN_WANDN,
2714 ARM_BUILTIN_WOR,
2715 ARM_BUILTIN_WXOR,
2716
2717 ARM_BUILTIN_WCMPEQB,
2718 ARM_BUILTIN_WCMPEQH,
2719 ARM_BUILTIN_WCMPEQW,
2720 ARM_BUILTIN_WCMPGTUB,
2721 ARM_BUILTIN_WCMPGTUH,
2722 ARM_BUILTIN_WCMPGTUW,
2723 ARM_BUILTIN_WCMPGTSB,
2724 ARM_BUILTIN_WCMPGTSH,
2725 ARM_BUILTIN_WCMPGTSW,
2726
2727 ARM_BUILTIN_TEXTRMSB,
2728 ARM_BUILTIN_TEXTRMSH,
2729 ARM_BUILTIN_TEXTRMSW,
2730 ARM_BUILTIN_TEXTRMUB,
2731 ARM_BUILTIN_TEXTRMUH,
2732 ARM_BUILTIN_TEXTRMUW,
2733 ARM_BUILTIN_TINSRB,
2734 ARM_BUILTIN_TINSRH,
2735 ARM_BUILTIN_TINSRW,
2736
2737 ARM_BUILTIN_WMAXSW,
2738 ARM_BUILTIN_WMAXSH,
2739 ARM_BUILTIN_WMAXSB,
2740 ARM_BUILTIN_WMAXUW,
2741 ARM_BUILTIN_WMAXUH,
2742 ARM_BUILTIN_WMAXUB,
2743 ARM_BUILTIN_WMINSW,
2744 ARM_BUILTIN_WMINSH,
2745 ARM_BUILTIN_WMINSB,
2746 ARM_BUILTIN_WMINUW,
2747 ARM_BUILTIN_WMINUH,
2748 ARM_BUILTIN_WMINUB,
2749
f07a6b21
BE
2750 ARM_BUILTIN_WMULUM,
2751 ARM_BUILTIN_WMULSM,
5a9335ef
NC
2752 ARM_BUILTIN_WMULUL,
2753
2754 ARM_BUILTIN_PSADBH,
2755 ARM_BUILTIN_WSHUFH,
2756
2757 ARM_BUILTIN_WSLLH,
2758 ARM_BUILTIN_WSLLW,
2759 ARM_BUILTIN_WSLLD,
2760 ARM_BUILTIN_WSRAH,
2761 ARM_BUILTIN_WSRAW,
2762 ARM_BUILTIN_WSRAD,
2763 ARM_BUILTIN_WSRLH,
2764 ARM_BUILTIN_WSRLW,
2765 ARM_BUILTIN_WSRLD,
2766 ARM_BUILTIN_WRORH,
2767 ARM_BUILTIN_WRORW,
2768 ARM_BUILTIN_WRORD,
2769 ARM_BUILTIN_WSLLHI,
2770 ARM_BUILTIN_WSLLWI,
2771 ARM_BUILTIN_WSLLDI,
2772 ARM_BUILTIN_WSRAHI,
2773 ARM_BUILTIN_WSRAWI,
2774 ARM_BUILTIN_WSRADI,
2775 ARM_BUILTIN_WSRLHI,
2776 ARM_BUILTIN_WSRLWI,
2777 ARM_BUILTIN_WSRLDI,
2778 ARM_BUILTIN_WRORHI,
2779 ARM_BUILTIN_WRORWI,
2780 ARM_BUILTIN_WRORDI,
2781
2782 ARM_BUILTIN_WUNPCKIHB,
2783 ARM_BUILTIN_WUNPCKIHH,
2784 ARM_BUILTIN_WUNPCKIHW,
2785 ARM_BUILTIN_WUNPCKILB,
2786 ARM_BUILTIN_WUNPCKILH,
2787 ARM_BUILTIN_WUNPCKILW,
2788
2789 ARM_BUILTIN_WUNPCKEHSB,
2790 ARM_BUILTIN_WUNPCKEHSH,
2791 ARM_BUILTIN_WUNPCKEHSW,
2792 ARM_BUILTIN_WUNPCKEHUB,
2793 ARM_BUILTIN_WUNPCKEHUH,
2794 ARM_BUILTIN_WUNPCKEHUW,
2795 ARM_BUILTIN_WUNPCKELSB,
2796 ARM_BUILTIN_WUNPCKELSH,
2797 ARM_BUILTIN_WUNPCKELSW,
2798 ARM_BUILTIN_WUNPCKELUB,
2799 ARM_BUILTIN_WUNPCKELUH,
2800 ARM_BUILTIN_WUNPCKELUW,
2801
2802 ARM_BUILTIN_MAX
2803};
88657302 2804#endif /* ! GCC_ARM_H */
This page took 2.02298 seconds and 5 git commands to generate.