]> gcc.gnu.org Git - gcc.git/blame - gcc/config/alpha/alpha.h
(add_operand): Test for exactly the constants allowed by the
[gcc.git] / gcc / config / alpha / alpha.h
CommitLineData
1a94ca49 1/* Definitions of target machine for GNU compiler, for DEC Alpha.
8b109b37 2 Copyright (C) 1992, 1993, 1994, 1995 Free Software Foundation, Inc.
1e6c6f11 3 Contributed by Richard Kenner (kenner@vlsi1.ultra.nyu.edu)
1a94ca49
RK
4
5This file is part of GNU CC.
6
7GNU CC is free software; you can redistribute it and/or modify
8it under the terms of the GNU General Public License as published by
9the Free Software Foundation; either version 2, or (at your option)
10any later version.
11
12GNU CC is distributed in the hope that it will be useful,
13but WITHOUT ANY WARRANTY; without even the implied warranty of
14MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
15GNU General Public License for more details.
16
17You should have received a copy of the GNU General Public License
18along with GNU CC; see the file COPYING. If not, write to
19the Free Software Foundation, 675 Mass Ave, Cambridge, MA 02139, USA. */
20
21
22/* Names to predefine in the preprocessor for this target machine. */
23
24#define CPP_PREDEFINES "\
25-Dunix -D__osf__ -D__alpha -D__alpha__ -D_LONGLONG -DSYSTYPE_BSD \
65c42379 26-D_SYSTYPE_BSD -Asystem(unix) -Asystem(xpg4) -Acpu(alpha) -Amachine(alpha)"
1a94ca49 27
21798cd8
RK
28/* Write out the correct language type definition for the header files.
29 Unless we have assembler language, write out the symbols for C. */
1a94ca49 30#define CPP_SPEC "\
21798cd8 31%{!.S: -D__LANGUAGE_C__ -D__LANGUAGE_C %{!ansi:-DLANGUAGE_C}} \
1a94ca49 32%{.S: -D__LANGUAGE_ASSEMBLY__ -D__LANGUAGE_ASSEMBLY %{!ansi:-DLANGUAGE_ASSEMBLY}} \
21798cd8
RK
33%{.cc: -D__LANGUAGE_C_PLUS_PLUS__ -D__LANGUAGE_C_PLUS_PLUS -D__cplusplus} \
34%{.cxx: -D__LANGUAGE_C_PLUS_PLUS__ -D__LANGUAGE_C_PLUS_PLUS -D__cplusplus} \
35%{.C: -D__LANGUAGE_C_PLUS_PLUS__ -D__LANGUAGE_C_PLUS_PLUS -D__cplusplus} \
1a94ca49
RK
36%{.m: -D__LANGUAGE_OBJECTIVE_C__ -D__LANGUAGE_OBJECTIVE_C}"
37
38/* Set the spec to use for signed char. The default tests the above macro
39 but DEC's compiler can't handle the conditional in a "constant"
40 operand. */
41
42#define SIGNED_CHAR_SPEC "%{funsigned-char:-D__CHAR_UNSIGNED__}"
43
7981384f 44/* No point in running CPP on our assembler output. */
e0fb9029 45#define ASM_SPEC "-nocpp %{pg}"
7981384f 46
1c6c2b05 47/* Under OSF/1, -p and -pg require -lprof1. */
1a94ca49 48
1c6c2b05 49#define LIB_SPEC "%{p:-lprof1} %{pg:-lprof1} %{a:-lprof2} -lc"
1a94ca49 50
f987462f
JM
51/* Pass "-G 8" to ld because Alpha's CC does. Pass -O3 if we are
52 optimizing, -O1 if we are not. Pass -shared, -non_shared or
1c6c2b05 53 -call_shared as appropriate. Also pass -pg. */
8877eb00 54#define LINK_SPEC \
f987462f 55 "-G 8 %{O*:-O3} %{!O*:-O1} %{!shared:-init __main} %{static:-non_shared} \
b890f297
JM
56 %{!static:%{shared:-shared} %{!shared:-call_shared}} %{pg} %{taso} \
57 %{rpath*}"
58
59#define WORD_SWITCH_TAKES_ARG(STR) \
60 (!strcmp (STR, "rpath") || !strcmp (STR, "include") \
61 || !strcmp (STR, "imacros") || !strcmp (STR, "aux-info") \
62 || !strcmp (STR, "idirafter") || !strcmp (STR, "iprefix") \
63 || !strcmp (STR, "iwithprefix") || !strcmp (STR, "iwithprefixbefore") \
64 || !strcmp (STR, "isystem"))
8877eb00 65
85d159a3 66#define STARTFILE_SPEC \
1c6c2b05 67 "%{!shared:%{pg:gcrt0.o%s}%{!pg:%{p:mcrt0.o%s}%{!p:crt0.o%s}}}"
85d159a3 68
1a94ca49
RK
69/* Print subsidiary information on the compiler version in use. */
70#define TARGET_VERSION
71
0076aa6b
RK
72/* Default this to not be compiling for Windows/NT. */
73#ifndef WINDOWS_NT
74#define WINDOWS_NT 0
75#endif
76
1a94ca49
RK
77/* Define the location for the startup file on OSF/1 for Alpha. */
78
79#define MD_STARTFILE_PREFIX "/usr/lib/cmplrs/cc/"
80
81/* Run-time compilation parameters selecting different hardware subsets. */
82
83extern int target_flags;
84
85/* This means that floating-point support exists in the target implementation
86 of the Alpha architecture. This is usually the default. */
87
88#define TARGET_FP (target_flags & 1)
89
90/* This means that floating-point registers are allowed to be used. Note
91 that Alpha implementations without FP operations are required to
92 provide the FP registers. */
93
03f8c4cc
RK
94#define TARGET_FPREGS (target_flags & 2)
95
96/* This means that gas is used to process the assembler file. */
97
98#define MASK_GAS 4
99#define TARGET_GAS (target_flags & MASK_GAS)
1a94ca49
RK
100
101/* Macro to define tables used to set the flags.
102 This is a list in braces of pairs in braces,
103 each pair being { "NAME", VALUE }
104 where VALUE is the bits to set or minus the bits to clear.
105 An empty string NAME is used to identify the default VALUE. */
106
107#define TARGET_SWITCHES \
108 { {"no-soft-float", 1}, \
109 {"soft-float", -1}, \
110 {"fp-regs", 2}, \
111 {"no-fp-regs", -3}, \
03f8c4cc
RK
112 {"alpha-as", -MASK_GAS}, \
113 {"gas", MASK_GAS}, \
88681624 114 {"", TARGET_DEFAULT | TARGET_CPU_DEFAULT} }
1a94ca49
RK
115
116#define TARGET_DEFAULT 3
117
88681624
ILT
118#ifndef TARGET_CPU_DEFAULT
119#define TARGET_CPU_DEFAULT 0
120#endif
121
1a94ca49
RK
122/* Define this macro to change register usage conditional on target flags.
123
124 On the Alpha, we use this to disable the floating-point registers when
125 they don't exist. */
126
127#define CONDITIONAL_REGISTER_USAGE \
128 if (! TARGET_FPREGS) \
52a69200 129 for (i = 32; i < 63; i++) \
1a94ca49
RK
130 fixed_regs[i] = call_used_regs[i] = 1;
131
4f074454
RK
132/* Show we can debug even without a frame pointer. */
133#define CAN_DEBUG_WITHOUT_FP
1a94ca49
RK
134\f
135/* target machine storage layout */
136
2700ac93
RS
137/* Define to enable software floating point emulation. */
138#define REAL_ARITHMETIC
139
1a94ca49
RK
140/* Define the size of `int'. The default is the same as the word size. */
141#define INT_TYPE_SIZE 32
142
143/* Define the size of `long long'. The default is the twice the word size. */
144#define LONG_LONG_TYPE_SIZE 64
145
146/* The two floating-point formats we support are S-floating, which is
147 4 bytes, and T-floating, which is 8 bytes. `float' is S and `double'
148 and `long double' are T. */
149
150#define FLOAT_TYPE_SIZE 32
151#define DOUBLE_TYPE_SIZE 64
152#define LONG_DOUBLE_TYPE_SIZE 64
153
154#define WCHAR_TYPE "short unsigned int"
155#define WCHAR_TYPE_SIZE 16
156
13d39dbc 157/* Define this macro if it is advisable to hold scalars in registers
1a94ca49
RK
158 in a wider mode than that declared by the program. In such cases,
159 the value is constrained to be within the bounds of the declared
160 type, but kept valid in the wider mode. The signedness of the
161 extension may differ from that of the type.
162
163 For Alpha, we always store objects in a full register. 32-bit objects
164 are always sign-extended, but smaller objects retain their signedness. */
165
166#define PROMOTE_MODE(MODE,UNSIGNEDP,TYPE) \
167 if (GET_MODE_CLASS (MODE) == MODE_INT \
168 && GET_MODE_SIZE (MODE) < UNITS_PER_WORD) \
169 { \
170 if ((MODE) == SImode) \
171 (UNSIGNEDP) = 0; \
172 (MODE) = DImode; \
173 }
174
175/* Define this if function arguments should also be promoted using the above
176 procedure. */
177
178#define PROMOTE_FUNCTION_ARGS
179
180/* Likewise, if the function return value is promoted. */
181
182#define PROMOTE_FUNCTION_RETURN
183
184/* Define this if most significant bit is lowest numbered
185 in instructions that operate on numbered bit-fields.
186
187 There are no such instructions on the Alpha, but the documentation
188 is little endian. */
189#define BITS_BIG_ENDIAN 0
190
191/* Define this if most significant byte of a word is the lowest numbered.
192 This is false on the Alpha. */
193#define BYTES_BIG_ENDIAN 0
194
195/* Define this if most significant word of a multiword number is lowest
196 numbered.
197
198 For Alpha we can decide arbitrarily since there are no machine instructions
199 for them. Might as well be consistent with bytes. */
200#define WORDS_BIG_ENDIAN 0
201
202/* number of bits in an addressable storage unit */
203#define BITS_PER_UNIT 8
204
205/* Width in bits of a "word", which is the contents of a machine register.
206 Note that this is not necessarily the width of data type `int';
207 if using 16-bit ints on a 68000, this would still be 32.
208 But on a machine with 16-bit registers, this would be 16. */
209#define BITS_PER_WORD 64
210
211/* Width of a word, in units (bytes). */
212#define UNITS_PER_WORD 8
213
214/* Width in bits of a pointer.
215 See also the macro `Pmode' defined below. */
216#define POINTER_SIZE 64
217
218/* Allocation boundary (in *bits*) for storing arguments in argument list. */
219#define PARM_BOUNDARY 64
220
221/* Boundary (in *bits*) on which stack pointer should be aligned. */
222#define STACK_BOUNDARY 64
223
224/* Allocation boundary (in *bits*) for the code of a function. */
225#define FUNCTION_BOUNDARY 64
226
227/* Alignment of field after `int : 0' in a structure. */
228#define EMPTY_FIELD_BOUNDARY 64
229
230/* Every structure's size must be a multiple of this. */
231#define STRUCTURE_SIZE_BOUNDARY 8
232
233/* A bitfield declared as `int' forces `int' alignment for the struct. */
234#define PCC_BITFIELD_TYPE_MATTERS 1
235
65823178
RK
236/* Align loop starts for optimal branching.
237
238 ??? Kludge this and the next macro for the moment by not doing anything if
239 we don't optimize and also if we are writing ECOFF symbols to work around
240 a bug in DEC's assembler. */
1a94ca49 241
130d2d72 242#define ASM_OUTPUT_LOOP_ALIGN(FILE) \
65823178
RK
243 if (optimize > 0 && write_symbols != SDB_DEBUG) \
244 ASM_OUTPUT_ALIGN (FILE, 5)
1a94ca49
RK
245
246/* This is how to align an instruction for optimal branching.
247 On Alpha we'll get better performance by aligning on a quadword
248 boundary. */
130d2d72 249
1a94ca49 250#define ASM_OUTPUT_ALIGN_CODE(FILE) \
65823178
RK
251 if (optimize > 0 && write_symbols != SDB_DEBUG) \
252 ASM_OUTPUT_ALIGN ((FILE), 4)
1a94ca49
RK
253
254/* No data type wants to be aligned rounder than this. */
255#define BIGGEST_ALIGNMENT 64
256
257/* Make strings word-aligned so strcpy from constants will be faster. */
258#define CONSTANT_ALIGNMENT(EXP, ALIGN) \
259 (TREE_CODE (EXP) == STRING_CST \
260 && (ALIGN) < BITS_PER_WORD ? BITS_PER_WORD : (ALIGN))
261
262/* Make arrays of chars word-aligned for the same reasons. */
263#define DATA_ALIGNMENT(TYPE, ALIGN) \
264 (TREE_CODE (TYPE) == ARRAY_TYPE \
265 && TYPE_MODE (TREE_TYPE (TYPE)) == QImode \
266 && (ALIGN) < BITS_PER_WORD ? BITS_PER_WORD : (ALIGN))
267
268/* Set this non-zero if move instructions will actually fail to work
269 when given unaligned data.
270
271 Since we get an error message when we do one, call them invalid. */
272
273#define STRICT_ALIGNMENT 1
274
275/* Set this non-zero if unaligned move instructions are extremely slow.
276
277 On the Alpha, they trap. */
130d2d72
RK
278
279#define SLOW_UNALIGNED_ACCESS 1
1a94ca49
RK
280\f
281/* Standard register usage. */
282
283/* Number of actual hardware registers.
284 The hardware registers are assigned numbers for the compiler
285 from 0 to just below FIRST_PSEUDO_REGISTER.
286 All registers that the compiler knows about must be given numbers,
287 even those that are not normally considered general registers.
288
289 We define all 32 integer registers, even though $31 is always zero,
290 and all 32 floating-point registers, even though $f31 is also
291 always zero. We do not bother defining the FP status register and
130d2d72
RK
292 there are no other registers.
293
294 Since $31 is always zero, we will use register number 31 as the
295 argument pointer. It will never appear in the generated code
296 because we will always be eliminating it in favor of the stack
52a69200
RK
297 pointer or hardware frame pointer.
298
299 Likewise, we use $f31 for the frame pointer, which will always
300 be eliminated in favor of the hardware frame pointer or the
301 stack pointer. */
1a94ca49
RK
302
303#define FIRST_PSEUDO_REGISTER 64
304
305/* 1 for registers that have pervasive standard uses
306 and are not available for the register allocator. */
307
308#define FIXED_REGISTERS \
309 {0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, \
310 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 1, 1, 1, \
311 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, \
312 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 1 }
313
314/* 1 for registers not available across function calls.
315 These must include the FIXED_REGISTERS and also any
316 registers that can be used without being saved.
317 The latter must include the registers where values are returned
318 and the register where structure-value addresses are passed.
319 Aside from that, you can include as many other registers as you like. */
320#define CALL_USED_REGISTERS \
321 {1, 1, 1, 1, 1, 1, 1, 1, 1, 0, 0, 0, 0, 0, 0, 0, \
322 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 0, 1, 1, 1, 1, 1, \
323 1, 1, 0, 0, 0, 0, 0, 0, 0, 0, 1, 1, 1, 1, 1, 1, \
324 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1 }
325
326/* List the order in which to allocate registers. Each register must be
327 listed once, even those in FIXED_REGISTERS.
328
329 We allocate in the following order:
330 $f1 (nonsaved floating-point register)
331 $f10-$f15 (likewise)
332 $f22-$f30 (likewise)
333 $f21-$f16 (likewise, but input args)
334 $f0 (nonsaved, but return value)
335 $f2-$f9 (saved floating-point registers)
336 $1-$8 (nonsaved integer registers)
337 $22-$25 (likewise)
338 $28 (likewise)
339 $0 (likewise, but return value)
340 $21-$16 (likewise, but input args)
0076aa6b 341 $27 (procedure value in OSF, nonsaved in NT)
1a94ca49
RK
342 $9-$14 (saved integer registers)
343 $26 (return PC)
344 $15 (frame pointer)
345 $29 (global pointer)
52a69200 346 $30, $31, $f31 (stack pointer and always zero/ap & fp) */
1a94ca49
RK
347
348#define REG_ALLOC_ORDER \
349 {33, \
da01bc2c 350 42, 43, 44, 45, 46, 47, \
1a94ca49
RK
351 54, 55, 56, 57, 58, 59, 60, 61, 62, \
352 53, 52, 51, 50, 49, 48, \
353 32, \
354 34, 35, 36, 37, 38, 39, 40, 41, \
355 1, 2, 3, 4, 5, 6, 7, 8, \
356 22, 23, 24, 25, \
357 28, \
358 0, \
359 21, 20, 19, 18, 17, 16, \
360 27, \
361 9, 10, 11, 12, 13, 14, \
362 26, \
363 15, \
364 29, \
365 30, 31, 63 }
366
367/* Return number of consecutive hard regs needed starting at reg REGNO
368 to hold something of mode MODE.
369 This is ordinarily the length in words of a value of mode MODE
370 but can be less for certain modes in special long registers. */
371
372#define HARD_REGNO_NREGS(REGNO, MODE) \
373 ((GET_MODE_SIZE (MODE) + UNITS_PER_WORD - 1) / UNITS_PER_WORD)
374
375/* Value is 1 if hard register REGNO can hold a value of machine-mode MODE.
376 On Alpha, the integer registers can hold any mode. The floating-point
377 registers can hold 32-bit and 64-bit integers as well, but not 16-bit
378 or 8-bit values. If we only allowed the larger integers into FP registers,
379 we'd have to say that QImode and SImode aren't tiable, which is a
380 pain. So say all registers can hold everything and see how that works. */
381
382#define HARD_REGNO_MODE_OK(REGNO, MODE) 1
383
384/* Value is 1 if it is a good idea to tie two pseudo registers
385 when one has mode MODE1 and one has mode MODE2.
386 If HARD_REGNO_MODE_OK could produce different values for MODE1 and MODE2,
387 for any hard reg, then this must be 0 for correct output. */
388
389#define MODES_TIEABLE_P(MODE1, MODE2) 1
390
391/* Specify the registers used for certain standard purposes.
392 The values of these macros are register numbers. */
393
394/* Alpha pc isn't overloaded on a register that the compiler knows about. */
395/* #define PC_REGNUM */
396
397/* Register to use for pushing function arguments. */
398#define STACK_POINTER_REGNUM 30
399
400/* Base register for access to local variables of the function. */
52a69200 401#define HARD_FRAME_POINTER_REGNUM 15
1a94ca49
RK
402
403/* Value should be nonzero if functions must have frame pointers.
404 Zero means the frame pointer need not be set up (and parms
405 may be accessed via the stack pointer) in functions that seem suitable.
406 This is computed in `reload', in reload1.c. */
407#define FRAME_POINTER_REQUIRED 0
408
409/* Base register for access to arguments of the function. */
130d2d72 410#define ARG_POINTER_REGNUM 31
1a94ca49 411
52a69200
RK
412/* Base register for access to local variables of function. */
413#define FRAME_POINTER_REGNUM 63
414
1a94ca49
RK
415/* Register in which static-chain is passed to a function.
416
417 For the Alpha, this is based on an example; the calling sequence
418 doesn't seem to specify this. */
419#define STATIC_CHAIN_REGNUM 1
420
421/* Register in which address to store a structure value
422 arrives in the function. On the Alpha, the address is passed
423 as a hidden argument. */
424#define STRUCT_VALUE 0
425\f
426/* Define the classes of registers for register constraints in the
427 machine description. Also define ranges of constants.
428
429 One of the classes must always be named ALL_REGS and include all hard regs.
430 If there is more than one class, another class must be named NO_REGS
431 and contain no registers.
432
433 The name GENERAL_REGS must be the name of a class (or an alias for
434 another name such as ALL_REGS). This is the class of registers
435 that is allowed by "g" or "r" in a register constraint.
436 Also, registers outside this class are allocated only when
437 instructions express preferences for them.
438
439 The classes must be numbered in nondecreasing order; that is,
440 a larger-numbered class must never be contained completely
441 in a smaller-numbered class.
442
443 For any two classes, it is very desirable that there be another
444 class that represents their union. */
445
446enum reg_class { NO_REGS, GENERAL_REGS, FLOAT_REGS, ALL_REGS,
447 LIM_REG_CLASSES };
448
449#define N_REG_CLASSES (int) LIM_REG_CLASSES
450
451/* Give names of register classes as strings for dump file. */
452
453#define REG_CLASS_NAMES \
454 {"NO_REGS", "GENERAL_REGS", "FLOAT_REGS", "ALL_REGS" }
455
456/* Define which registers fit in which classes.
457 This is an initializer for a vector of HARD_REG_SET
458 of length N_REG_CLASSES. */
459
460#define REG_CLASS_CONTENTS \
52a69200 461 { {0, 0}, {~0, 0x80000000}, {0, 0x7fffffff}, {~0, ~0} }
1a94ca49
RK
462
463/* The same information, inverted:
464 Return the class number of the smallest class containing
465 reg number REGNO. This could be a conditional expression
466 or could index an array. */
467
52a69200
RK
468#define REGNO_REG_CLASS(REGNO) \
469 ((REGNO) >= 32 && (REGNO) <= 62 ? FLOAT_REGS : GENERAL_REGS)
1a94ca49
RK
470
471/* The class value for index registers, and the one for base regs. */
472#define INDEX_REG_CLASS NO_REGS
473#define BASE_REG_CLASS GENERAL_REGS
474
475/* Get reg_class from a letter such as appears in the machine description. */
476
477#define REG_CLASS_FROM_LETTER(C) \
478 ((C) == 'f' ? FLOAT_REGS : NO_REGS)
479
480/* Define this macro to change register usage conditional on target flags. */
481/* #define CONDITIONAL_REGISTER_USAGE */
482
483/* The letters I, J, K, L, M, N, O, and P in a register constraint string
484 can be used to stand for particular ranges of immediate operands.
485 This macro defines what the ranges are.
486 C is the letter, and VALUE is a constant value.
487 Return 1 if VALUE is in the range specified by C.
488
489 For Alpha:
490 `I' is used for the range of constants most insns can contain.
491 `J' is the constant zero.
492 `K' is used for the constant in an LDA insn.
493 `L' is used for the constant in a LDAH insn.
494 `M' is used for the constants that can be AND'ed with using a ZAP insn.
495 `N' is used for complemented 8-bit constants.
496 `O' is used for negated 8-bit constants.
497 `P' is used for the constants 1, 2 and 3. */
498
499#define CONST_OK_FOR_LETTER_P(VALUE, C) \
500 ((C) == 'I' ? (unsigned HOST_WIDE_INT) (VALUE) < 0x100 \
501 : (C) == 'J' ? (VALUE) == 0 \
502 : (C) == 'K' ? (unsigned HOST_WIDE_INT) ((VALUE) + 0x8000) < 0x10000 \
503 : (C) == 'L' ? (((VALUE) & 0xffff) == 0 \
504 && (((VALUE)) >> 31 == -1 || (VALUE) >> 31 == 0)) \
505 : (C) == 'M' ? zap_mask (VALUE) \
506 : (C) == 'N' ? (unsigned HOST_WIDE_INT) (~ (VALUE)) < 0x100 \
507 : (C) == 'O' ? (unsigned HOST_WIDE_INT) (- (VALUE)) < 0x100 \
508 : (C) == 'P' ? (VALUE) == 1 || (VALUE) == 2 || (VALUE) == 3 \
509 : 0)
510
511/* Similar, but for floating or large integer constants, and defining letters
512 G and H. Here VALUE is the CONST_DOUBLE rtx itself.
513
514 For Alpha, `G' is the floating-point constant zero. `H' is a CONST_DOUBLE
515 that is the operand of a ZAP insn. */
516
517#define CONST_DOUBLE_OK_FOR_LETTER_P(VALUE, C) \
518 ((C) == 'G' ? (GET_MODE_CLASS (GET_MODE (VALUE)) == MODE_FLOAT \
519 && (VALUE) == CONST0_RTX (GET_MODE (VALUE))) \
520 : (C) == 'H' ? (GET_MODE (VALUE) == VOIDmode \
521 && zap_mask (CONST_DOUBLE_LOW (VALUE)) \
522 && zap_mask (CONST_DOUBLE_HIGH (VALUE))) \
523 : 0)
524
e560f226
RK
525/* Optional extra constraints for this machine.
526
527 For the Alpha, `Q' means that this is a memory operand but not a
ac030a7b
RK
528 reference to an unaligned location.
529 `R' is a SYMBOL_REF that has SYMBOL_REF_FLAG set or is the current
530 function. */
e560f226
RK
531
532#define EXTRA_CONSTRAINT(OP, C) \
533 ((C) == 'Q' ? GET_CODE (OP) == MEM && GET_CODE (XEXP (OP, 0)) != AND \
ac030a7b 534 : (C) == 'R' ? current_file_function_operand (OP, Pmode) \
e560f226
RK
535 : 0)
536
1a94ca49
RK
537/* Given an rtx X being reloaded into a reg required to be
538 in class CLASS, return the class of reg to actually use.
539 In general this is just CLASS; but on some machines
540 in some cases it is preferable to use a more restrictive class.
541
542 On the Alpha, all constants except zero go into a floating-point
543 register via memory. */
544
545#define PREFERRED_RELOAD_CLASS(X, CLASS) \
546 (CONSTANT_P (X) && (X) != const0_rtx && (X) != CONST0_RTX (GET_MODE (X)) \
547 ? ((CLASS) == FLOAT_REGS ? NO_REGS : GENERAL_REGS) \
548 : (CLASS))
549
550/* Loading and storing HImode or QImode values to and from memory
551 usually requires a scratch register. The exceptions are loading
e560f226 552 QImode and HImode from an aligned address to a general register.
e868b518
RK
553 We also cannot load an unaligned address or a paradodixal SUBREG into an
554 FP register. */
1a94ca49
RK
555
556#define SECONDARY_INPUT_RELOAD_CLASS(CLASS,MODE,IN) \
557(((GET_CODE (IN) == MEM \
558 || (GET_CODE (IN) == REG && REGNO (IN) >= FIRST_PSEUDO_REGISTER) \
559 || (GET_CODE (IN) == SUBREG \
560 && (GET_CODE (SUBREG_REG (IN)) == MEM \
561 || (GET_CODE (SUBREG_REG (IN)) == REG \
562 && REGNO (SUBREG_REG (IN)) >= FIRST_PSEUDO_REGISTER)))) \
563 && (((CLASS) == FLOAT_REGS \
564 && ((MODE) == SImode || (MODE) == HImode || (MODE) == QImode)) \
565 || (((MODE) == QImode || (MODE) == HImode) \
566 && unaligned_memory_operand (IN, MODE)))) \
e560f226
RK
567 ? GENERAL_REGS \
568 : ((CLASS) == FLOAT_REGS && GET_CODE (IN) == MEM \
569 && GET_CODE (XEXP (IN, 0)) == AND) ? GENERAL_REGS \
e868b518
RK
570 : ((CLASS) == FLOAT_REGS && GET_CODE (IN) == SUBREG \
571 && (GET_MODE_SIZE (GET_MODE (IN)) \
572 > GET_MODE_SIZE (GET_MODE (SUBREG_REG (IN))))) ? GENERAL_REGS \
e560f226 573 : NO_REGS)
1a94ca49
RK
574
575#define SECONDARY_OUTPUT_RELOAD_CLASS(CLASS,MODE,OUT) \
576(((GET_CODE (OUT) == MEM \
577 || (GET_CODE (OUT) == REG && REGNO (OUT) >= FIRST_PSEUDO_REGISTER) \
578 || (GET_CODE (OUT) == SUBREG \
579 && (GET_CODE (SUBREG_REG (OUT)) == MEM \
580 || (GET_CODE (SUBREG_REG (OUT)) == REG \
581 && REGNO (SUBREG_REG (OUT)) >= FIRST_PSEUDO_REGISTER)))) \
582 && (((MODE) == HImode || (MODE) == QImode \
583 || ((MODE) == SImode && (CLASS) == FLOAT_REGS)))) \
e560f226
RK
584 ? GENERAL_REGS \
585 : ((CLASS) == FLOAT_REGS && GET_CODE (OUT) == MEM \
586 && GET_CODE (XEXP (OUT, 0)) == AND) ? GENERAL_REGS \
e868b518
RK
587 : ((CLASS) == FLOAT_REGS && GET_CODE (OUT) == SUBREG \
588 && (GET_MODE_SIZE (GET_MODE (OUT)) \
589 > GET_MODE_SIZE (GET_MODE (SUBREG_REG (OUT))))) ? GENERAL_REGS \
590 : NO_REGS)
1a94ca49
RK
591
592/* If we are copying between general and FP registers, we need a memory
593 location. */
594
595#define SECONDARY_MEMORY_NEEDED(CLASS1,CLASS2,MODE) ((CLASS1) != (CLASS2))
596
acd94aaf
RK
597/* Specify the mode to be used for memory when a secondary memory
598 location is needed. If MODE is floating-point, use it. Otherwise,
599 widen to a word like the default. This is needed because we always
600 store integers in FP registers in quadword format. This whole
601 area is very tricky! */
602#define SECONDARY_MEMORY_NEEDED_MODE(MODE) \
603 (GET_MODE_CLASS (MODE) == MODE_FLOAT ? (MODE) \
e868b518 604 : GET_MODE_SIZE (MODE) >= 4 ? (MODE) \
acd94aaf
RK
605 : mode_for_size (BITS_PER_WORD, GET_MODE_CLASS (MODE), 0))
606
1a94ca49
RK
607/* Return the maximum number of consecutive registers
608 needed to represent mode MODE in a register of class CLASS. */
609
610#define CLASS_MAX_NREGS(CLASS, MODE) \
611 ((GET_MODE_SIZE (MODE) + UNITS_PER_WORD - 1) / UNITS_PER_WORD)
612
c31dfe4d
RK
613/* If defined, gives a class of registers that cannot be used as the
614 operand of a SUBREG that changes the size of the object. */
615
616#define CLASS_CANNOT_CHANGE_SIZE FLOAT_REGS
617
1a94ca49
RK
618/* Define the cost of moving between registers of various classes. Moving
619 between FLOAT_REGS and anything else except float regs is expensive.
620 In fact, we make it quite expensive because we really don't want to
621 do these moves unless it is clearly worth it. Optimizations may
622 reduce the impact of not being able to allocate a pseudo to a
623 hard register. */
624
625#define REGISTER_MOVE_COST(CLASS1, CLASS2) \
626 (((CLASS1) == FLOAT_REGS) == ((CLASS2) == FLOAT_REGS) ? 2 : 20)
627
628/* A C expressions returning the cost of moving data of MODE from a register to
629 or from memory.
630
631 On the Alpha, bump this up a bit. */
632
633#define MEMORY_MOVE_COST(MODE) 6
634
635/* Provide the cost of a branch. Exact meaning under development. */
636#define BRANCH_COST 5
637
638/* Adjust the cost of dependencies. */
639
640#define ADJUST_COST(INSN,LINK,DEP,COST) \
641 (COST) = alpha_adjust_cost (INSN, LINK, DEP, COST)
642\f
643/* Stack layout; function entry, exit and calling. */
644
645/* Define this if pushing a word on the stack
646 makes the stack pointer a smaller address. */
647#define STACK_GROWS_DOWNWARD
648
649/* Define this if the nominal address of the stack frame
650 is at the high-address end of the local variables;
651 that is, each additional local variable allocated
652 goes at a more negative offset in the frame. */
130d2d72 653/* #define FRAME_GROWS_DOWNWARD */
1a94ca49
RK
654
655/* Offset within stack frame to start allocating local variables at.
656 If FRAME_GROWS_DOWNWARD, this is the offset to the END of the
657 first local allocated. Otherwise, it is the offset to the BEGINNING
658 of the first local allocated. */
659
52a69200 660#define STARTING_FRAME_OFFSET 0
1a94ca49
RK
661
662/* If we generate an insn to push BYTES bytes,
663 this says how many the stack pointer really advances by.
664 On Alpha, don't define this because there are no push insns. */
665/* #define PUSH_ROUNDING(BYTES) */
666
667/* Define this if the maximum size of all the outgoing args is to be
668 accumulated and pushed during the prologue. The amount can be
669 found in the variable current_function_outgoing_args_size. */
670#define ACCUMULATE_OUTGOING_ARGS
671
672/* Offset of first parameter from the argument pointer register value. */
673
130d2d72 674#define FIRST_PARM_OFFSET(FNDECL) 0
1a94ca49
RK
675
676/* Definitions for register eliminations.
677
978e8952 678 We have two registers that can be eliminated on the Alpha. First, the
1a94ca49 679 frame pointer register can often be eliminated in favor of the stack
130d2d72
RK
680 pointer register. Secondly, the argument pointer register can always be
681 eliminated; it is replaced with either the stack or frame pointer. */
1a94ca49
RK
682
683/* This is an array of structures. Each structure initializes one pair
684 of eliminable registers. The "from" register number is given first,
685 followed by "to". Eliminations of the same "from" register are listed
686 in order of preference. */
687
52a69200
RK
688#define ELIMINABLE_REGS \
689{{ ARG_POINTER_REGNUM, STACK_POINTER_REGNUM}, \
690 { ARG_POINTER_REGNUM, HARD_FRAME_POINTER_REGNUM}, \
691 { FRAME_POINTER_REGNUM, STACK_POINTER_REGNUM}, \
692 { FRAME_POINTER_REGNUM, HARD_FRAME_POINTER_REGNUM}}
1a94ca49
RK
693
694/* Given FROM and TO register numbers, say whether this elimination is allowed.
695 Frame pointer elimination is automatically handled.
696
130d2d72 697 All eliminations are valid since the cases where FP can't be
1a94ca49
RK
698 eliminated are already handled. */
699
130d2d72 700#define CAN_ELIMINATE(FROM, TO) 1
1a94ca49 701
52a69200
RK
702/* Round up to a multiple of 16 bytes. */
703#define ALPHA_ROUND(X) (((X) + 15) & ~ 15)
704
1a94ca49
RK
705/* Define the offset between two registers, one to be eliminated, and the other
706 its replacement, at the start of a routine. */
707#define INITIAL_ELIMINATION_OFFSET(FROM, TO, OFFSET) \
52a69200
RK
708{ if ((FROM) == FRAME_POINTER_REGNUM) \
709 (OFFSET) = (ALPHA_ROUND (current_function_outgoing_args_size) \
710 + alpha_sa_size ()); \
711 else if ((FROM) == ARG_POINTER_REGNUM) \
712 (OFFSET) = (ALPHA_ROUND (current_function_outgoing_args_size) \
713 + alpha_sa_size () \
d772039b
RK
714 + (ALPHA_ROUND (get_frame_size () \
715 + current_function_pretend_args_size) \
716 - current_function_pretend_args_size)); \
1a94ca49
RK
717}
718
719/* Define this if stack space is still allocated for a parameter passed
720 in a register. */
721/* #define REG_PARM_STACK_SPACE */
722
723/* Value is the number of bytes of arguments automatically
724 popped when returning from a subroutine call.
8b109b37 725 FUNDECL is the declaration node of the function (as a tree),
1a94ca49
RK
726 FUNTYPE is the data type of the function (as a tree),
727 or for a library call it is an identifier node for the subroutine name.
728 SIZE is the number of bytes of arguments passed on the stack. */
729
8b109b37 730#define RETURN_POPS_ARGS(FUNDECL,FUNTYPE,SIZE) 0
1a94ca49
RK
731
732/* Define how to find the value returned by a function.
733 VALTYPE is the data type of the value (as a tree).
734 If the precise function being called is known, FUNC is its FUNCTION_DECL;
735 otherwise, FUNC is 0.
736
737 On Alpha the value is found in $0 for integer functions and
738 $f0 for floating-point functions. */
739
740#define FUNCTION_VALUE(VALTYPE, FUNC) \
741 gen_rtx (REG, \
20e76cb9 742 (INTEGRAL_MODE_P (TYPE_MODE (VALTYPE)) \
1a94ca49
RK
743 && TYPE_PRECISION (VALTYPE) < BITS_PER_WORD) \
744 ? word_mode : TYPE_MODE (VALTYPE), \
745 TARGET_FPREGS && TREE_CODE (VALTYPE) == REAL_TYPE ? 32 : 0)
746
747/* Define how to find the value returned by a library function
748 assuming the value has mode MODE. */
749
750#define LIBCALL_VALUE(MODE) \
751 gen_rtx (REG, MODE, \
752 TARGET_FPREGS && GET_MODE_CLASS (MODE) == MODE_FLOAT ? 32 : 0)
753
130d2d72
RK
754/* The definition of this macro implies that there are cases where
755 a scalar value cannot be returned in registers.
756
757 For the Alpha, any structure or union type is returned in memory, as
758 are integers whose size is larger than 64 bits. */
759
760#define RETURN_IN_MEMORY(TYPE) \
e14fa9c4 761 (TYPE_MODE (TYPE) == BLKmode \
130d2d72
RK
762 || (TREE_CODE (TYPE) == INTEGER_TYPE && TYPE_PRECISION (TYPE) > 64))
763
1a94ca49
RK
764/* 1 if N is a possible register number for a function value
765 as seen by the caller. */
766
767#define FUNCTION_VALUE_REGNO_P(N) ((N) == 0 || (N) == 32)
768
769/* 1 if N is a possible register number for function argument passing.
770 On Alpha, these are $16-$21 and $f16-$f21. */
771
772#define FUNCTION_ARG_REGNO_P(N) \
773 (((N) >= 16 && (N) <= 21) || ((N) >= 16 + 32 && (N) <= 21 + 32))
774\f
775/* Define a data type for recording info about an argument list
776 during the scan of that argument list. This data type should
777 hold all necessary information about the function itself
778 and about the args processed so far, enough to enable macros
779 such as FUNCTION_ARG to determine where the next arg should go.
780
781 On Alpha, this is a single integer, which is a number of words
782 of arguments scanned so far.
783 Thus 6 or more means all following args should go on the stack. */
784
785#define CUMULATIVE_ARGS int
786
787/* Initialize a variable CUM of type CUMULATIVE_ARGS
788 for a call to a function whose data type is FNTYPE.
789 For a library call, FNTYPE is 0. */
790
791#define INIT_CUMULATIVE_ARGS(CUM,FNTYPE,LIBNAME) (CUM) = 0
792
793/* Define intermediate macro to compute the size (in registers) of an argument
794 for the Alpha. */
795
796#define ALPHA_ARG_SIZE(MODE, TYPE, NAMED) \
797((MODE) != BLKmode \
798 ? (GET_MODE_SIZE (MODE) + (UNITS_PER_WORD - 1)) / UNITS_PER_WORD \
799 : (int_size_in_bytes (TYPE) + (UNITS_PER_WORD - 1)) / UNITS_PER_WORD)
800
801/* Update the data in CUM to advance over an argument
802 of mode MODE and data type TYPE.
803 (TYPE is null for libcalls where that information may not be available.) */
804
805#define FUNCTION_ARG_ADVANCE(CUM, MODE, TYPE, NAMED) \
806 if (MUST_PASS_IN_STACK (MODE, TYPE)) \
807 (CUM) = 6; \
808 else \
809 (CUM) += ALPHA_ARG_SIZE (MODE, TYPE, NAMED)
810
811/* Determine where to put an argument to a function.
812 Value is zero to push the argument on the stack,
813 or a hard register in which to store the argument.
814
815 MODE is the argument's machine mode.
816 TYPE is the data type of the argument (as a tree).
817 This is null for libcalls where that information may
818 not be available.
819 CUM is a variable of type CUMULATIVE_ARGS which gives info about
820 the preceding args and about the function being called.
821 NAMED is nonzero if this argument is a named parameter
822 (otherwise it is an extra parameter matching an ellipsis).
823
824 On Alpha the first 6 words of args are normally in registers
825 and the rest are pushed. */
826
827#define FUNCTION_ARG(CUM, MODE, TYPE, NAMED) \
828((CUM) < 6 && ! MUST_PASS_IN_STACK (MODE, TYPE) \
829 ? gen_rtx(REG, (MODE), \
14d4a67a
RK
830 (CUM) + 16 + ((TARGET_FPREGS \
831 && (GET_MODE_CLASS (MODE) == MODE_COMPLEX_FLOAT \
832 || GET_MODE_CLASS (MODE) == MODE_FLOAT)) \
833 * 32)) \
834 : 0)
1a94ca49 835
1a94ca49
RK
836/* Specify the padding direction of arguments.
837
838 On the Alpha, we must pad upwards in order to be able to pass args in
839 registers. */
840
841#define FUNCTION_ARG_PADDING(MODE, TYPE) upward
842
843/* For an arg passed partly in registers and partly in memory,
844 this is the number of registers used.
845 For args passed entirely in registers or entirely in memory, zero. */
846
847#define FUNCTION_ARG_PARTIAL_NREGS(CUM, MODE, TYPE, NAMED) \
848((CUM) < 6 && 6 < (CUM) + ALPHA_ARG_SIZE (MODE, TYPE, NAMED) \
849 ? 6 - (CUM) : 0)
850
130d2d72
RK
851/* Perform any needed actions needed for a function that is receiving a
852 variable number of arguments.
853
854 CUM is as above.
855
856 MODE and TYPE are the mode and type of the current parameter.
857
858 PRETEND_SIZE is a variable that should be set to the amount of stack
859 that must be pushed by the prolog to pretend that our caller pushed
860 it.
861
862 Normally, this macro will push all remaining incoming registers on the
863 stack and set PRETEND_SIZE to the length of the registers pushed.
864
865 On the Alpha, we allocate space for all 12 arg registers, but only
866 push those that are remaining.
867
868 However, if NO registers need to be saved, don't allocate any space.
869 This is not only because we won't need the space, but because AP includes
870 the current_pretend_args_size and we don't want to mess up any
7a92339b
RK
871 ap-relative addresses already made.
872
873 If we are not to use the floating-point registers, save the integer
874 registers where we would put the floating-point registers. This is
875 not the most efficient way to implement varargs with just one register
876 class, but it isn't worth doing anything more efficient in this rare
877 case. */
878
130d2d72
RK
879
880#define SETUP_INCOMING_VARARGS(CUM,MODE,TYPE,PRETEND_SIZE,NO_RTL) \
881{ if ((CUM) < 6) \
882 { \
883 if (! (NO_RTL)) \
884 { \
885 move_block_from_reg \
886 (16 + CUM, \
887 gen_rtx (MEM, BLKmode, \
888 plus_constant (virtual_incoming_args_rtx, \
7f5bd4ff 889 ((CUM) + 6)* UNITS_PER_WORD)), \
02892e06 890 6 - (CUM), (6 - (CUM)) * UNITS_PER_WORD); \
130d2d72 891 move_block_from_reg \
7a92339b 892 (16 + (TARGET_FPREGS ? 32 : 0) + CUM, \
130d2d72
RK
893 gen_rtx (MEM, BLKmode, \
894 plus_constant (virtual_incoming_args_rtx, \
7f5bd4ff 895 (CUM) * UNITS_PER_WORD)), \
02892e06 896 6 - (CUM), (6 - (CUM)) * UNITS_PER_WORD); \
130d2d72
RK
897 } \
898 PRETEND_SIZE = 12 * UNITS_PER_WORD; \
899 } \
900}
901
1a94ca49
RK
902/* Generate necessary RTL for __builtin_saveregs().
903 ARGLIST is the argument list; see expr.c. */
904extern struct rtx_def *alpha_builtin_saveregs ();
905#define EXPAND_BUILTIN_SAVEREGS(ARGLIST) alpha_builtin_saveregs (ARGLIST)
906
907/* Define the information needed to generate branch and scc insns. This is
908 stored from the compare operation. Note that we can't use "rtx" here
909 since it hasn't been defined! */
910
911extern struct rtx_def *alpha_compare_op0, *alpha_compare_op1;
912extern int alpha_compare_fp_p;
913
914/* This macro produces the initial definition of a function name. On the
03f8c4cc 915 Alpha, we need to save the function name for the prologue and epilogue. */
1a94ca49
RK
916
917extern char *alpha_function_name;
918
919#define ASM_DECLARE_FUNCTION_NAME(FILE,NAME,DECL) \
03f8c4cc 920{ \
1a94ca49
RK
921 alpha_function_name = NAME; \
922}
923
924/* This macro generates the assembly code for function entry.
925 FILE is a stdio stream to output the code to.
926 SIZE is an int: how many units of temporary storage to allocate.
927 Refer to the array `regs_ever_live' to determine which registers
928 to save; `regs_ever_live[I]' is nonzero if register number I
929 is ever used in the function. This macro is responsible for
930 knowing which registers should not be saved even if used. */
931
932#define FUNCTION_PROLOGUE(FILE, SIZE) output_prolog (FILE, SIZE)
933
934/* Output assembler code to FILE to increment profiler label # LABELNO
e0fb9029
RK
935 for profiling a function entry. Under OSF/1, profiling is enabled
936 by simply passing -pg to the assember and linker. */
85d159a3 937
e0fb9029 938#define FUNCTION_PROFILER(FILE, LABELNO)
85d159a3
RK
939
940/* Output assembler code to FILE to initialize this source file's
941 basic block profiling info, if that has not already been done.
942 This assumes that __bb_init_func doesn't garble a1-a5. */
943
944#define FUNCTION_BLOCK_PROFILER(FILE, LABELNO) \
945 do { \
946 ASM_OUTPUT_REG_PUSH (FILE, 16); \
a62eb16f
JW
947 fputs ("\tlda $16,$PBX32\n", (FILE)); \
948 fputs ("\tldq $26,0($16)\n", (FILE)); \
949 fputs ("\tbne $26,1f\n", (FILE)); \
950 fputs ("\tlda $27,__bb_init_func\n", (FILE)); \
951 fputs ("\tjsr $26,($27),__bb_init_func\n", (FILE)); \
952 fputs ("\tldgp $29,0($26)\n", (FILE)); \
953 fputs ("1:\n", (FILE)); \
85d159a3
RK
954 ASM_OUTPUT_REG_POP (FILE, 16); \
955 } while (0);
956
957/* Output assembler code to FILE to increment the entry-count for
958 the BLOCKNO'th basic block in this source file. */
959
960#define BLOCK_PROFILER(FILE, BLOCKNO) \
961 do { \
962 int blockn = (BLOCKNO); \
a62eb16f 963 fputs ("\tsubq $30,16,$30\n", (FILE)); \
70a76f06
RK
964 fputs ("\tstq $26,0($30)\n", (FILE)); \
965 fputs ("\tstq $27,8($30)\n", (FILE)); \
966 fputs ("\tlda $26,$PBX34\n", (FILE)); \
967 fprintf ((FILE), "\tldq $27,%d($26)\n", 8*blockn); \
968 fputs ("\taddq $27,1,$27\n", (FILE)); \
969 fprintf ((FILE), "\tstq $27,%d($26)\n", 8*blockn); \
970 fputs ("\tldq $26,0($30)\n", (FILE)); \
971 fputs ("\tldq $27,8($30)\n", (FILE)); \
a62eb16f 972 fputs ("\taddq $30,16,$30\n", (FILE)); \
85d159a3 973 } while (0)
1a94ca49 974
1a94ca49
RK
975
976/* EXIT_IGNORE_STACK should be nonzero if, when returning from a function,
977 the stack pointer does not matter. The value is tested only in
978 functions that have frame pointers.
979 No definition is equivalent to always zero. */
980
981#define EXIT_IGNORE_STACK 1
982
983/* This macro generates the assembly code for function exit,
984 on machines that need it. If FUNCTION_EPILOGUE is not defined
985 then individual return instructions are generated for each
986 return statement. Args are same as for FUNCTION_PROLOGUE.
987
988 The function epilogue should not depend on the current stack pointer!
989 It should use the frame pointer only. This is mandatory because
990 of alloca; we also take advantage of it to omit stack adjustments
991 before returning. */
992
993#define FUNCTION_EPILOGUE(FILE, SIZE) output_epilog (FILE, SIZE)
994
995\f
996/* Output assembler code for a block containing the constant parts
997 of a trampoline, leaving space for the variable parts.
998
999 The trampoline should set the static chain pointer to value placed
7981384f
RK
1000 into the trampoline and should branch to the specified routine.
1001 Note that $27 has been set to the address of the trampoline, so we can
1002 use it for addressability of the two data items. Trampolines are always
1003 aligned to FUNCTION_BOUNDARY, which is 64 bits. */
1a94ca49
RK
1004
1005#define TRAMPOLINE_TEMPLATE(FILE) \
1006{ \
7981384f 1007 fprintf (FILE, "\tldq $1,24($27)\n"); \
1a94ca49 1008 fprintf (FILE, "\tldq $27,16($27)\n"); \
7981384f
RK
1009 fprintf (FILE, "\tjmp $31,($27),0\n"); \
1010 fprintf (FILE, "\tnop\n"); \
1a94ca49
RK
1011 fprintf (FILE, "\t.quad 0,0\n"); \
1012}
1013
3a523eeb
RS
1014/* Section in which to place the trampoline. On Alpha, instructions
1015 may only be placed in a text segment. */
1016
1017#define TRAMPOLINE_SECTION text_section
1018
1a94ca49
RK
1019/* Length in units of the trampoline for entering a nested function. */
1020
7981384f 1021#define TRAMPOLINE_SIZE 32
1a94ca49
RK
1022
1023/* Emit RTL insns to initialize the variable parts of a trampoline.
1024 FNADDR is an RTX for the address of the function's pure code.
1025 CXT is an RTX for the static chain value for the function. We assume
1026 here that a function will be called many more times than its address
1027 is taken (e.g., it might be passed to qsort), so we take the trouble
7981384f
RK
1028 to initialize the "hint" field in the JMP insn. Note that the hint
1029 field is PC (new) + 4 * bits 13:0. */
1a94ca49
RK
1030
1031#define INITIALIZE_TRAMPOLINE(TRAMP, FNADDR, CXT) \
1032{ \
1033 rtx _temp, _temp1, _addr; \
1034 \
1035 _addr = memory_address (Pmode, plus_constant ((TRAMP), 16)); \
1036 emit_move_insn (gen_rtx (MEM, Pmode, _addr), (FNADDR)); \
7981384f 1037 _addr = memory_address (Pmode, plus_constant ((TRAMP), 24)); \
1a94ca49
RK
1038 emit_move_insn (gen_rtx (MEM, Pmode, _addr), (CXT)); \
1039 \
7981384f
RK
1040 _temp = force_operand (plus_constant ((TRAMP), 12), NULL_RTX); \
1041 _temp = expand_binop (DImode, sub_optab, (FNADDR), _temp, _temp, 1, \
1042 OPTAB_WIDEN); \
1043 _temp = expand_shift (RSHIFT_EXPR, Pmode, _temp, \
1a94ca49 1044 build_int_2 (2, 0), NULL_RTX, 1); \
7981384f
RK
1045 _temp = expand_and (gen_lowpart (SImode, _temp), \
1046 GEN_INT (0x3fff), 0); \
1a94ca49 1047 \
7981384f 1048 _addr = memory_address (SImode, plus_constant ((TRAMP), 8)); \
1a94ca49 1049 _temp1 = force_reg (SImode, gen_rtx (MEM, SImode, _addr)); \
7981384f 1050 _temp1 = expand_and (_temp1, GEN_INT (0xffffc000), NULL_RTX); \
1a94ca49
RK
1051 _temp1 = expand_binop (SImode, ior_optab, _temp1, _temp, _temp1, 1, \
1052 OPTAB_WIDEN); \
1053 \
1054 emit_move_insn (gen_rtx (MEM, SImode, _addr), _temp1); \
7981384f
RK
1055 \
1056 emit_library_call (gen_rtx (SYMBOL_REF, Pmode, \
1057 "__enable_execute_stack"), \
1058 0, VOIDmode, 1,_addr, Pmode); \
1059 \
1060 emit_insn (gen_rtx (UNSPEC_VOLATILE, VOIDmode, \
1061 gen_rtvec (1, const0_rtx), 0)); \
1062}
1063
1064/* Attempt to turn on access permissions for the stack. */
1065
1066#define TRANSFER_FROM_TRAMPOLINE \
1067 \
1068void \
1069__enable_execute_stack (addr) \
1070 void *addr; \
1071{ \
1072 long size = getpagesize (); \
1073 long mask = ~(size-1); \
1074 char *page = (char *) (((long) addr) & mask); \
1075 char *end = (char *) ((((long) (addr + TRAMPOLINE_SIZE)) & mask) + size); \
1076 \
1077 /* 7 is PROT_READ | PROT_WRITE | PROT_EXEC */ \
1078 if (mprotect (page, end - page, 7) < 0) \
1079 perror ("mprotect of trampoline code"); \
1a94ca49
RK
1080}
1081\f
1082/* Addressing modes, and classification of registers for them. */
1083
1084/* #define HAVE_POST_INCREMENT */
1085/* #define HAVE_POST_DECREMENT */
1086
1087/* #define HAVE_PRE_DECREMENT */
1088/* #define HAVE_PRE_INCREMENT */
1089
1090/* Macros to check register numbers against specific register classes. */
1091
1092/* These assume that REGNO is a hard or pseudo reg number.
1093 They give nonzero only if REGNO is a hard reg of the suitable class
1094 or a pseudo reg currently allocated to a suitable hard reg.
1095 Since they use reg_renumber, they are safe only once reg_renumber
1096 has been allocated, which happens in local-alloc.c. */
1097
1098#define REGNO_OK_FOR_INDEX_P(REGNO) 0
1099#define REGNO_OK_FOR_BASE_P(REGNO) \
52a69200
RK
1100((REGNO) < 32 || (unsigned) reg_renumber[REGNO] < 32 \
1101 || (REGNO) == 63 || reg_renumber[REGNO] == 63)
1a94ca49
RK
1102\f
1103/* Maximum number of registers that can appear in a valid memory address. */
1104#define MAX_REGS_PER_ADDRESS 1
1105
1106/* Recognize any constant value that is a valid address. For the Alpha,
1107 there are only constants none since we want to use LDA to load any
1108 symbolic addresses into registers. */
1109
1110#define CONSTANT_ADDRESS_P(X) \
1111 (GET_CODE (X) == CONST_INT \
1112 && (unsigned HOST_WIDE_INT) (INTVAL (X) + 0x8000) < 0x10000)
1113
1114/* Include all constant integers and constant doubles, but not
1115 floating-point, except for floating-point zero. */
1116
1117#define LEGITIMATE_CONSTANT_P(X) \
1118 (GET_MODE_CLASS (GET_MODE (X)) != MODE_FLOAT \
1119 || (X) == CONST0_RTX (GET_MODE (X)))
1120
1121/* The macros REG_OK_FOR..._P assume that the arg is a REG rtx
1122 and check its validity for a certain class.
1123 We have two alternate definitions for each of them.
1124 The usual definition accepts all pseudo regs; the other rejects
1125 them unless they have been allocated suitable hard regs.
1126 The symbol REG_OK_STRICT causes the latter definition to be used.
1127
1128 Most source files want to accept pseudo regs in the hope that
1129 they will get allocated to the class that the insn wants them to be in.
1130 Source files for reload pass need to be strict.
1131 After reload, it makes no difference, since pseudo regs have
1132 been eliminated by then. */
1133
1134#ifndef REG_OK_STRICT
1135
1136/* Nonzero if X is a hard reg that can be used as an index
1137 or if it is a pseudo reg. */
1138#define REG_OK_FOR_INDEX_P(X) 0
1139/* Nonzero if X is a hard reg that can be used as a base reg
1140 or if it is a pseudo reg. */
1141#define REG_OK_FOR_BASE_P(X) \
52a69200 1142 (REGNO (X) < 32 || REGNO (X) == 63 || REGNO (X) >= FIRST_PSEUDO_REGISTER)
1a94ca49
RK
1143
1144#else
1145
1146/* Nonzero if X is a hard reg that can be used as an index. */
1147#define REG_OK_FOR_INDEX_P(X) REGNO_OK_FOR_INDEX_P (REGNO (X))
1148/* Nonzero if X is a hard reg that can be used as a base reg. */
1149#define REG_OK_FOR_BASE_P(X) REGNO_OK_FOR_BASE_P (REGNO (X))
1150
1151#endif
1152\f
1153/* GO_IF_LEGITIMATE_ADDRESS recognizes an RTL expression
1154 that is a valid memory address for an instruction.
1155 The MODE argument is the machine mode for the MEM expression
1156 that wants to use this address.
1157
1158 For Alpha, we have either a constant address or the sum of a register
1159 and a constant address, or just a register. For DImode, any of those
1160 forms can be surrounded with an AND that clear the low-order three bits;
1161 this is an "unaligned" access.
1162
1163 We also allow a SYMBOL_REF that is the name of the current function as
1164 valid address. This is for CALL_INSNs. It cannot be used in any other
1165 context.
1166
1167 First define the basic valid address. */
1168
1169#define GO_IF_LEGITIMATE_SIMPLE_ADDRESS(MODE, X, ADDR) \
1170{ if (REG_P (X) && REG_OK_FOR_BASE_P (X)) \
1171 goto ADDR; \
1172 if (CONSTANT_ADDRESS_P (X)) \
1173 goto ADDR; \
1174 if (GET_CODE (X) == PLUS \
1175 && REG_P (XEXP (X, 0)) \
1176 && REG_OK_FOR_BASE_P (XEXP (X, 0)) \
1177 && CONSTANT_ADDRESS_P (XEXP (X, 1))) \
1178 goto ADDR; \
1179}
1180
1181/* Now accept the simple address, or, for DImode only, an AND of a simple
1182 address that turns off the low three bits. */
1183
1184extern char *current_function_name;
1185
1186#define GO_IF_LEGITIMATE_ADDRESS(MODE, X, ADDR) \
1187{ GO_IF_LEGITIMATE_SIMPLE_ADDRESS (MODE, X, ADDR); \
1188 if ((MODE) == DImode \
1189 && GET_CODE (X) == AND \
1190 && GET_CODE (XEXP (X, 1)) == CONST_INT \
1191 && INTVAL (XEXP (X, 1)) == -8) \
1192 GO_IF_LEGITIMATE_SIMPLE_ADDRESS (MODE, XEXP (X, 0), ADDR); \
1193 if ((MODE) == Pmode && GET_CODE (X) == SYMBOL_REF \
1194 && ! strcmp (XSTR (X, 0), current_function_name)) \
1195 goto ADDR; \
1196}
1197
1198/* Try machine-dependent ways of modifying an illegitimate address
1199 to be legitimate. If we find one, return the new, valid address.
1200 This macro is used in only one place: `memory_address' in explow.c.
1201
1202 OLDX is the address as it was before break_out_memory_refs was called.
1203 In some cases it is useful to look at this to decide what needs to be done.
1204
1205 MODE and WIN are passed so that this macro can use
1206 GO_IF_LEGITIMATE_ADDRESS.
1207
1208 It is always safe for this macro to do nothing. It exists to recognize
1209 opportunities to optimize the output.
1210
1211 For the Alpha, there are three cases we handle:
1212
1213 (1) If the address is (plus reg const_int) and the CONST_INT is not a
1214 valid offset, compute the high part of the constant and add it to the
1215 register. Then our address is (plus temp low-part-const).
1216 (2) If the address is (const (plus FOO const_int)), find the low-order
1217 part of the CONST_INT. Then load FOO plus any high-order part of the
1218 CONST_INT into a register. Our address is (plus reg low-part-const).
1219 This is done to reduce the number of GOT entries.
1220 (3) If we have a (plus reg const), emit the load as in (2), then add
1221 the two registers, and finally generate (plus reg low-part-const) as
1222 our address. */
1223
1224#define LEGITIMIZE_ADDRESS(X,OLDX,MODE,WIN) \
1225{ if (GET_CODE (X) == PLUS && GET_CODE (XEXP (X, 0)) == REG \
1226 && GET_CODE (XEXP (X, 1)) == CONST_INT \
1227 && ! CONSTANT_ADDRESS_P (XEXP (X, 1))) \
1228 { \
1229 HOST_WIDE_INT val = INTVAL (XEXP (X, 1)); \
1230 HOST_WIDE_INT lowpart = (val & 0xffff) - 2 * (val & 0x8000); \
1231 HOST_WIDE_INT highpart = val - lowpart; \
1232 rtx high = GEN_INT (highpart); \
1233 rtx temp = expand_binop (Pmode, add_optab, XEXP (x, 0), \
80f251fe 1234 high, NULL_RTX, 1, OPTAB_LIB_WIDEN); \
1a94ca49
RK
1235 \
1236 (X) = plus_constant (temp, lowpart); \
1237 goto WIN; \
1238 } \
1239 else if (GET_CODE (X) == CONST \
1240 && GET_CODE (XEXP (X, 0)) == PLUS \
1241 && GET_CODE (XEXP (XEXP (X, 0), 1)) == CONST_INT) \
1242 { \
1243 HOST_WIDE_INT val = INTVAL (XEXP (XEXP (X, 0), 1)); \
1244 HOST_WIDE_INT lowpart = (val & 0xffff) - 2 * (val & 0x8000); \
1245 HOST_WIDE_INT highpart = val - lowpart; \
1246 rtx high = XEXP (XEXP (X, 0), 0); \
1247 \
1248 if (highpart) \
1249 high = plus_constant (high, highpart); \
1250 \
1251 (X) = plus_constant (force_reg (Pmode, high), lowpart); \
1252 goto WIN; \
1253 } \
1254 else if (GET_CODE (X) == PLUS && GET_CODE (XEXP (X, 0)) == REG \
1255 && GET_CODE (XEXP (X, 1)) == CONST \
1256 && GET_CODE (XEXP (XEXP (X, 1), 0)) == PLUS \
1257 && GET_CODE (XEXP (XEXP (XEXP (X, 1), 0), 1)) == CONST_INT) \
1258 { \
1259 HOST_WIDE_INT val = INTVAL (XEXP (XEXP (XEXP (X, 1), 0), 1)); \
1260 HOST_WIDE_INT lowpart = (val & 0xffff) - 2 * (val & 0x8000); \
1261 HOST_WIDE_INT highpart = val - lowpart; \
1262 rtx high = XEXP (XEXP (XEXP (X, 1), 0), 0); \
1263 \
1264 if (highpart) \
1265 high = plus_constant (high, highpart); \
1266 \
1267 high = expand_binop (Pmode, add_optab, XEXP (X, 0), \
1268 force_reg (Pmode, high), \
80f251fe 1269 high, 1, OPTAB_LIB_WIDEN); \
1a94ca49
RK
1270 (X) = plus_constant (high, lowpart); \
1271 goto WIN; \
1272 } \
1273}
1274
1275/* Go to LABEL if ADDR (a legitimate address expression)
1276 has an effect that depends on the machine mode it is used for.
1277 On the Alpha this is true only for the unaligned modes. We can
1278 simplify this test since we know that the address must be valid. */
1279
1280#define GO_IF_MODE_DEPENDENT_ADDRESS(ADDR,LABEL) \
1281{ if (GET_CODE (ADDR) == AND) goto LABEL; }
1282
1283/* Compute the cost of an address. For the Alpha, all valid addresses are
1284 the same cost. */
1285
1286#define ADDRESS_COST(X) 0
1287
1288/* Define this if some processing needs to be done immediately before
1289 emitting code for an insn. */
1290
1291/* #define FINAL_PRESCAN_INSN(INSN,OPERANDS,NOPERANDS) */
1292\f
1293/* Specify the machine mode that this machine uses
1294 for the index in the tablejump instruction. */
1295#define CASE_VECTOR_MODE SImode
1296
1297/* Define this if the tablejump instruction expects the table
1298 to contain offsets from the address of the table.
260ced47
RK
1299 Do not define this if the table should contain absolute addresses.
1300 On the Alpha, the table is really GP-relative, not relative to the PC
1301 of the table, but we pretend that it is PC-relative; this should be OK,
0076aa6b 1302 but we should try to find some better way sometime. */
260ced47 1303#define CASE_VECTOR_PC_RELATIVE
1a94ca49
RK
1304
1305/* Specify the tree operation to be used to convert reals to integers. */
1306#define IMPLICIT_FIX_EXPR FIX_ROUND_EXPR
1307
1308/* This is the kind of divide that is easiest to do in the general case. */
1309#define EASY_DIV_EXPR TRUNC_DIV_EXPR
1310
1311/* Define this as 1 if `char' should by default be signed; else as 0. */
1312#define DEFAULT_SIGNED_CHAR 1
1313
1314/* This flag, if defined, says the same insns that convert to a signed fixnum
1315 also convert validly to an unsigned one.
1316
1317 We actually lie a bit here as overflow conditions are different. But
1318 they aren't being checked anyway. */
1319
1320#define FIXUNS_TRUNC_LIKE_FIX_TRUNC
1321
1322/* Max number of bytes we can move to or from memory
1323 in one reasonably fast instruction. */
1324
1325#define MOVE_MAX 8
1326
1327/* Largest number of bytes of an object that can be placed in a register.
1328 On the Alpha we have plenty of registers, so use TImode. */
1329#define MAX_FIXED_MODE_SIZE GET_MODE_BITSIZE (TImode)
1330
1331/* Nonzero if access to memory by bytes is no faster than for words.
1332 Also non-zero if doing byte operations (specifically shifts) in registers
1333 is undesirable.
1334
1335 On the Alpha, we want to not use the byte operation and instead use
1336 masking operations to access fields; these will save instructions. */
1337
1338#define SLOW_BYTE_ACCESS 1
1339
9a63901f
RK
1340/* Define if operations between registers always perform the operation
1341 on the full register even if a narrower mode is specified. */
1342#define WORD_REGISTER_OPERATIONS
1343
1344/* Define if loading in MODE, an integral mode narrower than BITS_PER_WORD
1345 will either zero-extend or sign-extend. The value of this macro should
1346 be the code that says which one of the two operations is implicitly
1347 done, NIL if none. */
1348#define LOAD_EXTEND_OP(MODE) SIGN_EXTEND
1a94ca49 1349
225211e2
RK
1350/* Define if loading short immediate values into registers sign extends. */
1351#define SHORT_IMMEDIATES_SIGN_EXTEND
1352
1a94ca49
RK
1353/* Value is 1 if truncating an integer of INPREC bits to OUTPREC bits
1354 is done just by pretending it is already truncated. */
1355#define TRULY_NOOP_TRUNCATION(OUTPREC, INPREC) 1
1356
1357/* We assume that the store-condition-codes instructions store 0 for false
1358 and some other value for true. This is the value stored for true. */
1359
1360#define STORE_FLAG_VALUE 1
1361
1362/* Define the value returned by a floating-point comparison instruction. */
1363
1364#define FLOAT_STORE_FLAG_VALUE 0.5
1365
35bb77fd
RK
1366/* Canonicalize a comparison from one we don't have to one we do have. */
1367
1368#define CANONICALIZE_COMPARISON(CODE,OP0,OP1) \
1369 do { \
1370 if (((CODE) == GE || (CODE) == GT || (CODE) == GEU || (CODE) == GTU) \
1371 && (GET_CODE (OP1) == REG || (OP1) == const0_rtx)) \
1372 { \
1373 rtx tem = (OP0); \
1374 (OP0) = (OP1); \
1375 (OP1) = tem; \
1376 (CODE) = swap_condition (CODE); \
1377 } \
1378 if (((CODE) == LT || (CODE) == LTU) \
1379 && GET_CODE (OP1) == CONST_INT && INTVAL (OP1) == 256) \
1380 { \
1381 (CODE) = (CODE) == LT ? LE : LEU; \
1382 (OP1) = GEN_INT (255); \
1383 } \
1384 } while (0)
1385
1a94ca49
RK
1386/* Specify the machine mode that pointers have.
1387 After generation of rtl, the compiler makes no further distinction
1388 between pointers and any other objects of this machine mode. */
1389#define Pmode DImode
1390
1391/* Mode of a function address in a call instruction (for indexing purposes). */
1392
1393#define FUNCTION_MODE Pmode
1394
1395/* Define this if addresses of constant functions
1396 shouldn't be put through pseudo regs where they can be cse'd.
1397 Desirable on machines where ordinary constants are expensive
1398 but a CALL with constant address is cheap.
1399
1400 We define this on the Alpha so that gen_call and gen_call_value
1401 get to see the SYMBOL_REF (for the hint field of the jsr). It will
1402 then copy it into a register, thus actually letting the address be
1403 cse'ed. */
1404
1405#define NO_FUNCTION_CSE
1406
d969caf8 1407/* Define this to be nonzero if shift instructions ignore all but the low-order
1a94ca49 1408 few bits. */
d969caf8 1409#define SHIFT_COUNT_TRUNCATED 1
1a94ca49 1410
d721b776
RK
1411/* Use atexit for static constructors/destructors, instead of defining
1412 our own exit function. */
1413#define HAVE_ATEXIT
1414
1a94ca49
RK
1415/* Compute the cost of computing a constant rtl expression RTX
1416 whose rtx-code is CODE. The body of this macro is a portion
1417 of a switch statement. If the code is computed here,
1418 return it with a return statement. Otherwise, break from the switch.
1419
8b7b2e36
RK
1420 If this is an 8-bit constant, return zero since it can be used
1421 nearly anywhere with no cost. If it is a valid operand for an
1422 ADD or AND, likewise return 0 if we know it will be used in that
1423 context. Otherwise, return 2 since it might be used there later.
1424 All other constants take at least two insns. */
1a94ca49
RK
1425
1426#define CONST_COSTS(RTX,CODE,OUTER_CODE) \
1427 case CONST_INT: \
06eb8e92 1428 if (INTVAL (RTX) >= 0 && INTVAL (RTX) < 256) \
8b7b2e36 1429 return 0; \
1a94ca49 1430 case CONST_DOUBLE: \
8b7b2e36
RK
1431 if (((OUTER_CODE) == PLUS && add_operand (RTX, VOIDmode)) \
1432 || ((OUTER_CODE) == AND && and_operand (RTX, VOIDmode))) \
1433 return 0; \
1434 else if (add_operand (RTX, VOIDmode) || and_operand (RTX, VOIDmode)) \
1435 return 2; \
1436 else \
1437 return COSTS_N_INSNS (2); \
1a94ca49
RK
1438 case CONST: \
1439 case SYMBOL_REF: \
1440 case LABEL_REF: \
8b7b2e36 1441 return COSTS_N_INSNS (3);
1a94ca49
RK
1442
1443/* Provide the costs of a rtl expression. This is in the body of a
1444 switch on CODE. */
1445
1446#define RTX_COSTS(X,CODE,OUTER_CODE) \
3bda6d11
RK
1447 case PLUS: case MINUS: \
1448 if (FLOAT_MODE_P (GET_MODE (X))) \
1a94ca49 1449 return COSTS_N_INSNS (6); \
b49e978e
RK
1450 else if (GET_CODE (XEXP (X, 0)) == MULT \
1451 && const48_operand (XEXP (XEXP (X, 0), 1), VOIDmode)) \
a5da0afe
RK
1452 return (2 + rtx_cost (XEXP (XEXP (X, 0), 0), OUTER_CODE) \
1453 + rtx_cost (XEXP (X, 1), OUTER_CODE)); \
1a94ca49
RK
1454 break; \
1455 case MULT: \
3bda6d11 1456 if (FLOAT_MODE_P (GET_MODE (X))) \
1a94ca49 1457 return COSTS_N_INSNS (6); \
919ea6a5 1458 return COSTS_N_INSNS (23); \
b49e978e
RK
1459 case ASHIFT: \
1460 if (GET_CODE (XEXP (X, 1)) == CONST_INT \
1461 && INTVAL (XEXP (X, 1)) <= 3) \
1462 break; \
1463 /* ... fall through ... */ \
1464 case ASHIFTRT: case LSHIFTRT: case IF_THEN_ELSE: \
1465 return COSTS_N_INSNS (2); \
3bda6d11 1466 case DIV: case UDIV: case MOD: case UMOD: \
1a94ca49
RK
1467 if (GET_MODE (X) == SFmode) \
1468 return COSTS_N_INSNS (34); \
1469 else if (GET_MODE (X) == DFmode) \
1470 return COSTS_N_INSNS (63); \
1471 else \
1472 return COSTS_N_INSNS (70); \
1473 case MEM: \
3bda6d11
RK
1474 return COSTS_N_INSNS (3); \
1475 case FLOAT: case UNSIGNED_FLOAT: case FIX: case UNSIGNED_FIX: \
1476 case FLOAT_EXTEND: case FLOAT_TRUNCATE: \
1477 return COSTS_N_INSNS (6); \
1478 case NEG: case ABS: \
1479 if (FLOAT_MODE_P (GET_MODE (X))) \
1480 return COSTS_N_INSNS (6); \
1481 break;
1a94ca49
RK
1482\f
1483/* Control the assembler format that we output. */
1484
1485/* Output at beginning of assembler file. */
1486
1487#define ASM_FILE_START(FILE) \
03f8c4cc 1488{ \
130d2d72
RK
1489 alpha_write_verstamp (FILE); \
1490 fprintf (FILE, "\t.set noreorder\n"); \
fee3a4a8 1491 fprintf (FILE, "\t.set volatile\n"); \
1a94ca49 1492 fprintf (FILE, "\t.set noat\n"); \
03f8c4cc 1493 ASM_OUTPUT_SOURCE_FILENAME (FILE, main_input_filename); \
1a94ca49
RK
1494}
1495
1496/* Output to assembler file text saying following lines
1497 may contain character constants, extra white space, comments, etc. */
1498
1499#define ASM_APP_ON ""
1500
1501/* Output to assembler file text saying following lines
1502 no longer contain unusual constructs. */
1503
1504#define ASM_APP_OFF ""
1505
1506#define TEXT_SECTION_ASM_OP ".text"
1507
1508/* Output before read-only data. */
1509
1510#define READONLY_DATA_SECTION_ASM_OP ".rdata"
1511
1512/* Output before writable data. */
1513
1514#define DATA_SECTION_ASM_OP ".data"
1515
1516/* Define an extra section for read-only data, a routine to enter it, and
c0388f29
RK
1517 indicate that it is for read-only data.
1518
1519 The first timem we enter the readonly data sectiono for a file, we write
1520 eight bytes of zero. This works around a bug in DEC's assembler in
1521 some versions of OSF/1 V3.x. */
1a94ca49
RK
1522
1523#define EXTRA_SECTIONS readonly_data
1524
1525#define EXTRA_SECTION_FUNCTIONS \
1526void \
1527literal_section () \
1528{ \
1529 if (in_section != readonly_data) \
1530 { \
c0388f29
RK
1531 static int firsttime = 1; \
1532 \
1a94ca49 1533 fprintf (asm_out_file, "%s\n", READONLY_DATA_SECTION_ASM_OP); \
c0388f29
RK
1534 if (firsttime) \
1535 { \
1536 firsttime = 0; \
1537 ASM_OUTPUT_DOUBLE_INT (asm_out_file, const0_rtx); \
1538 } \
1539 \
1a94ca49
RK
1540 in_section = readonly_data; \
1541 } \
1542} \
1543
1544#define READONLY_DATA_SECTION literal_section
1545
ac030a7b
RK
1546/* If we are referencing a function that is static, make the SYMBOL_REF
1547 special. We use this to see indicate we can branch to this function
1548 without setting PV or restoring GP. */
130d2d72
RK
1549
1550#define ENCODE_SECTION_INFO(DECL) \
ac030a7b 1551 if (TREE_CODE (DECL) == FUNCTION_DECL && ! TREE_PUBLIC (DECL)) \
130d2d72
RK
1552 SYMBOL_REF_FLAG (XEXP (DECL_RTL (DECL), 0)) = 1;
1553
1a94ca49
RK
1554/* How to refer to registers in assembler output.
1555 This sequence is indexed by compiler's hard-register-number (see above). */
1556
1557#define REGISTER_NAMES \
1558{"$0", "$1", "$2", "$3", "$4", "$5", "$6", "$7", "$8", \
1559 "$9", "$10", "$11", "$12", "$13", "$14", "$15", \
1560 "$16", "$17", "$18", "$19", "$20", "$21", "$22", "$23", \
130d2d72 1561 "$24", "$25", "$26", "$27", "$28", "$29", "$30", "AP", \
1a94ca49
RK
1562 "$f0", "$f1", "$f2", "$f3", "$f4", "$f5", "$f6", "$f7", "$f8", \
1563 "$f9", "$f10", "$f11", "$f12", "$f13", "$f14", "$f15", \
1564 "$f16", "$f17", "$f18", "$f19", "$f20", "$f21", "$f22", "$f23",\
52a69200 1565 "$f24", "$f25", "$f26", "$f27", "$f28", "$f29", "$f30", "FP"}
1a94ca49
RK
1566
1567/* How to renumber registers for dbx and gdb. */
1568
1569#define DBX_REGISTER_NUMBER(REGNO) (REGNO)
1570
1571/* This is how to output the definition of a user-level label named NAME,
1572 such as the label on a static function or variable NAME. */
1573
1574#define ASM_OUTPUT_LABEL(FILE,NAME) \
1575 do { assemble_name (FILE, NAME); fputs (":\n", FILE); } while (0)
1576
1577/* This is how to output a command to make the user-level label named NAME
1578 defined for reference from other files. */
1579
1580#define ASM_GLOBALIZE_LABEL(FILE,NAME) \
1581 do { fputs ("\t.globl ", FILE); assemble_name (FILE, NAME); fputs ("\n", FILE);} while (0)
1582
1583/* This is how to output a reference to a user-level label named NAME.
1584 `assemble_name' uses this. */
1585
1586#define ASM_OUTPUT_LABELREF(FILE,NAME) \
1587 fprintf (FILE, "%s", NAME)
1588
1589/* This is how to output an internal numbered label where
1590 PREFIX is the class of label and NUM is the number within the class. */
1591
1592#define ASM_OUTPUT_INTERNAL_LABEL(FILE,PREFIX,NUM) \
1593 if ((PREFIX)[0] == 'L') \
1594 fprintf (FILE, "$%s%d:\n", & (PREFIX)[1], NUM + 32); \
1595 else \
1596 fprintf (FILE, "%s%d:\n", PREFIX, NUM);
1597
1598/* This is how to output a label for a jump table. Arguments are the same as
1599 for ASM_OUTPUT_INTERNAL_LABEL, except the insn for the jump table is
1600 passed. */
1601
1602#define ASM_OUTPUT_CASE_LABEL(FILE,PREFIX,NUM,TABLEINSN) \
1603{ ASM_OUTPUT_ALIGN (FILE, 2); ASM_OUTPUT_INTERNAL_LABEL (FILE, PREFIX, NUM); }
1604
1605/* This is how to store into the string LABEL
1606 the symbol_ref name of an internal numbered label where
1607 PREFIX is the class of label and NUM is the number within the class.
1608 This is suitable for output with `assemble_name'. */
1609
1610#define ASM_GENERATE_INTERNAL_LABEL(LABEL,PREFIX,NUM) \
1611 if ((PREFIX)[0] == 'L') \
1612 sprintf (LABEL, "*$%s%d", & (PREFIX)[1], NUM + 32); \
1613 else \
1614 sprintf (LABEL, "*%s%d", PREFIX, NUM)
1615
1616/* This is how to output an assembler line defining a `double' constant. */
1617
e99300f1
RS
1618#define ASM_OUTPUT_DOUBLE(FILE,VALUE) \
1619 { \
1620 if (REAL_VALUE_ISINF (VALUE) \
1621 || REAL_VALUE_ISNAN (VALUE) \
1622 || REAL_VALUE_MINUS_ZERO (VALUE)) \
1623 { \
1624 long t[2]; \
1625 REAL_VALUE_TO_TARGET_DOUBLE ((VALUE), t); \
1626 fprintf (FILE, "\t.quad 0x%lx%08lx\n", \
1627 t[1] & 0xffffffff, t[0] & 0xffffffff); \
1628 } \
1629 else \
1630 { \
1631 char str[30]; \
1632 REAL_VALUE_TO_DECIMAL (VALUE, "%.20e", str); \
1633 fprintf (FILE, "\t.t_floating %s\n", str); \
1634 } \
1635 }
1a94ca49
RK
1636
1637/* This is how to output an assembler line defining a `float' constant. */
1638
e99300f1
RS
1639#define ASM_OUTPUT_FLOAT(FILE,VALUE) \
1640 { \
1641 if (REAL_VALUE_ISINF (VALUE) \
1642 || REAL_VALUE_ISNAN (VALUE) \
1643 || REAL_VALUE_MINUS_ZERO (VALUE)) \
1644 { \
1645 long t; \
1646 REAL_VALUE_TO_TARGET_SINGLE ((VALUE), t); \
1647 fprintf (FILE, "\t.long 0x%lx\n", t & 0xffffffff); \
1648 } \
1649 else \
1650 { \
1651 char str[30]; \
1652 REAL_VALUE_TO_DECIMAL ((VALUE), "%.20e", str); \
1653 fprintf (FILE, "\t.s_floating %s\n", str); \
1654 } \
1655 }
2700ac93 1656
1a94ca49
RK
1657/* This is how to output an assembler line defining an `int' constant. */
1658
1659#define ASM_OUTPUT_INT(FILE,VALUE) \
0076aa6b
RK
1660( fprintf (FILE, "\t.long "), \
1661 output_addr_const (FILE, (VALUE)), \
1662 fprintf (FILE, "\n"))
1a94ca49
RK
1663
1664/* This is how to output an assembler line defining a `long' constant. */
1665
1666#define ASM_OUTPUT_DOUBLE_INT(FILE,VALUE) \
1667( fprintf (FILE, "\t.quad "), \
1668 output_addr_const (FILE, (VALUE)), \
1669 fprintf (FILE, "\n"))
1670
1671/* Likewise for `char' and `short' constants. */
1672
1673#define ASM_OUTPUT_SHORT(FILE,VALUE) \
690ef02f 1674 fprintf (FILE, "\t.word %d\n", \
45c45e79
RK
1675 (GET_CODE (VALUE) == CONST_INT \
1676 ? INTVAL (VALUE) & 0xffff : (abort (), 0)))
1a94ca49
RK
1677
1678#define ASM_OUTPUT_CHAR(FILE,VALUE) \
45c45e79
RK
1679 fprintf (FILE, "\t.byte %d\n", \
1680 (GET_CODE (VALUE) == CONST_INT \
1681 ? INTVAL (VALUE) & 0xff : (abort (), 0)))
1a94ca49
RK
1682
1683/* We use the default ASCII-output routine, except that we don't write more
1684 than 50 characters since the assembler doesn't support very long lines. */
1685
1686#define ASM_OUTPUT_ASCII(MYFILE, MYSTRING, MYLENGTH) \
1687 do { \
1688 FILE *_hide_asm_out_file = (MYFILE); \
1689 unsigned char *_hide_p = (unsigned char *) (MYSTRING); \
1690 int _hide_thissize = (MYLENGTH); \
1691 int _size_so_far = 0; \
1692 { \
1693 FILE *asm_out_file = _hide_asm_out_file; \
1694 unsigned char *p = _hide_p; \
1695 int thissize = _hide_thissize; \
1696 int i; \
1697 fprintf (asm_out_file, "\t.ascii \""); \
1698 \
1699 for (i = 0; i < thissize; i++) \
1700 { \
1701 register int c = p[i]; \
1702 \
1703 if (_size_so_far ++ > 50 && i < thissize - 4) \
1704 _size_so_far = 0, fprintf (asm_out_file, "\"\n\t.ascii \""); \
1705 \
1706 if (c == '\"' || c == '\\') \
1707 putc ('\\', asm_out_file); \
1708 if (c >= ' ' && c < 0177) \
1709 putc (c, asm_out_file); \
1710 else \
1711 { \
1712 fprintf (asm_out_file, "\\%o", c); \
1713 /* After an octal-escape, if a digit follows, \
1714 terminate one string constant and start another. \
1715 The Vax assembler fails to stop reading the escape \
1716 after three digits, so this is the only way we \
1717 can get it to parse the data properly. */ \
1718 if (i < thissize - 1 \
1719 && p[i + 1] >= '0' && p[i + 1] <= '9') \
1720 fprintf (asm_out_file, "\"\n\t.ascii \""); \
1721 } \
1722 } \
1723 fprintf (asm_out_file, "\"\n"); \
1724 } \
1725 } \
1726 while (0)
52a69200 1727
1a94ca49
RK
1728/* This is how to output an insn to push a register on the stack.
1729 It need not be very fast code. */
1730
1731#define ASM_OUTPUT_REG_PUSH(FILE,REGNO) \
1732 fprintf (FILE, "\tsubq $30,8,$30\n\tst%s $%s%d,0($30)\n", \
1733 (REGNO) > 32 ? "t" : "q", (REGNO) > 32 ? "f" : "", \
1734 (REGNO) & 31);
1735
1736/* This is how to output an insn to pop a register from the stack.
1737 It need not be very fast code. */
1738
1739#define ASM_OUTPUT_REG_POP(FILE,REGNO) \
1740 fprintf (FILE, "\tld%s $%s%d,0($30)\n\taddq $30,8,$30\n", \
1741 (REGNO) > 32 ? "t" : "q", (REGNO) > 32 ? "f" : "", \
1742 (REGNO) & 31);
1743
1744/* This is how to output an assembler line for a numeric constant byte. */
1745
1746#define ASM_OUTPUT_BYTE(FILE,VALUE) \
45c45e79 1747 fprintf (FILE, "\t.byte 0x%x\n", (VALUE) & 0xff)
1a94ca49 1748
260ced47
RK
1749/* This is how to output an element of a case-vector that is absolute.
1750 (Alpha does not use such vectors, but we must define this macro anyway.) */
1a94ca49 1751
260ced47 1752#define ASM_OUTPUT_ADDR_VEC_ELT(FILE, VALUE) abort ()
1a94ca49 1753
260ced47 1754/* This is how to output an element of a case-vector that is relative. */
1a94ca49 1755
0076aa6b
RK
1756#if WINDOWS_NT
1757#define ASM_OUTPUT_ADDR_DIFF_ELT(FILE, VALUE, REL) \
1758 fprintf (FILE, "\t.long $%d\n", (VALUE) + 32)
1759#else
260ced47
RK
1760#define ASM_OUTPUT_ADDR_DIFF_ELT(FILE, VALUE, REL) \
1761 fprintf (FILE, "\t.gprel32 $%d\n", (VALUE) + 32)
0076aa6b 1762#endif
1a94ca49
RK
1763
1764/* This is how to output an assembler line
1765 that says to advance the location counter
1766 to a multiple of 2**LOG bytes. */
1767
1768#define ASM_OUTPUT_ALIGN(FILE,LOG) \
1769 if ((LOG) != 0) \
1770 fprintf (FILE, "\t.align %d\n", LOG);
1771
1772/* This is how to advance the location counter by SIZE bytes. */
1773
1774#define ASM_OUTPUT_SKIP(FILE,SIZE) \
1775 fprintf (FILE, "\t.space %d\n", (SIZE))
1776
1777/* This says how to output an assembler line
1778 to define a global common symbol. */
1779
1780#define ASM_OUTPUT_COMMON(FILE, NAME, SIZE, ROUNDED) \
1781( fputs ("\t.comm ", (FILE)), \
1782 assemble_name ((FILE), (NAME)), \
1783 fprintf ((FILE), ",%d\n", (SIZE)))
1784
1785/* This says how to output an assembler line
1786 to define a local common symbol. */
1787
1788#define ASM_OUTPUT_LOCAL(FILE, NAME, SIZE,ROUNDED) \
1789( fputs ("\t.lcomm ", (FILE)), \
1790 assemble_name ((FILE), (NAME)), \
1791 fprintf ((FILE), ",%d\n", (SIZE)))
1792
1793/* Store in OUTPUT a string (made with alloca) containing
1794 an assembler-name for a local static variable named NAME.
1795 LABELNO is an integer which is different for each call. */
1796
1797#define ASM_FORMAT_PRIVATE_NAME(OUTPUT, NAME, LABELNO) \
1798( (OUTPUT) = (char *) alloca (strlen ((NAME)) + 10), \
1799 sprintf ((OUTPUT), "%s.%d", (NAME), (LABELNO)))
1800
1801/* Define the parentheses used to group arithmetic operations
1802 in assembler code. */
1803
1804#define ASM_OPEN_PAREN "("
1805#define ASM_CLOSE_PAREN ")"
1806
1807/* Define results of standard character escape sequences. */
1808#define TARGET_BELL 007
1809#define TARGET_BS 010
1810#define TARGET_TAB 011
1811#define TARGET_NEWLINE 012
1812#define TARGET_VT 013
1813#define TARGET_FF 014
1814#define TARGET_CR 015
1815
1816/* Print operand X (an rtx) in assembler syntax to file FILE.
1817 CODE is a letter or dot (`z' in `%z0') or 0 if no letter was specified.
1818 For `%' followed by punctuation, CODE is the punctuation and X is null. */
1819
1820#define PRINT_OPERAND(FILE, X, CODE) print_operand (FILE, X, CODE)
1821
1822/* Determine which codes are valid without a following integer. These must
1823 not be alphabetic. */
1824
1825#define PRINT_OPERAND_PUNCT_VALID_P(CODE) 0
1826\f
1827/* Print a memory address as an operand to reference that memory location. */
1828
1829#define PRINT_OPERAND_ADDRESS(FILE, ADDR) \
1830{ rtx addr = (ADDR); \
1831 int basereg = 31; \
1832 HOST_WIDE_INT offset = 0; \
1833 \
1834 if (GET_CODE (addr) == AND) \
1835 addr = XEXP (addr, 0); \
1836 \
1837 if (GET_CODE (addr) == REG) \
1838 basereg = REGNO (addr); \
1839 else if (GET_CODE (addr) == CONST_INT) \
1840 offset = INTVAL (addr); \
1841 else if (GET_CODE (addr) == PLUS \
1842 && GET_CODE (XEXP (addr, 0)) == REG \
1843 && GET_CODE (XEXP (addr, 1)) == CONST_INT) \
1844 basereg = REGNO (XEXP (addr, 0)), offset = INTVAL (XEXP (addr, 1)); \
1845 else \
1846 abort (); \
1847 \
1848 fprintf (FILE, "%d($%d)", offset, basereg); \
1849}
1850/* Define the codes that are matched by predicates in alpha.c. */
1851
1852#define PREDICATE_CODES \
1853 {"reg_or_0_operand", {SUBREG, REG, CONST_INT}}, \
4a1d2a46 1854 {"reg_or_6bit_operand", {SUBREG, REG, CONST_INT}}, \
1a94ca49 1855 {"reg_or_8bit_operand", {SUBREG, REG, CONST_INT}}, \
9e2befc2 1856 {"cint8_operand", {CONST_INT}}, \
1a94ca49
RK
1857 {"reg_or_cint_operand", {SUBREG, REG, CONST_INT}}, \
1858 {"add_operand", {SUBREG, REG, CONST_INT}}, \
1859 {"sext_add_operand", {SUBREG, REG, CONST_INT}}, \
1860 {"const48_operand", {CONST_INT}}, \
1861 {"and_operand", {SUBREG, REG, CONST_INT}}, \
8395de26 1862 {"or_operand", {SUBREG, REG, CONST_INT}}, \
1a94ca49
RK
1863 {"mode_mask_operand", {CONST_INT}}, \
1864 {"mul8_operand", {CONST_INT}}, \
1865 {"mode_width_operand", {CONST_INT}}, \
1866 {"reg_or_fp0_operand", {SUBREG, REG, CONST_DOUBLE}}, \
1867 {"alpha_comparison_operator", {EQ, LE, LT, LEU, LTU}}, \
1868 {"signed_comparison_operator", {EQ, NE, LE, LT, GE, GT}}, \
f8634644 1869 {"divmod_operator", {DIV, MOD, UDIV, UMOD}}, \
1a94ca49 1870 {"fp0_operand", {CONST_DOUBLE}}, \
f8634644 1871 {"current_file_function_operand", {SYMBOL_REF}}, \
ac030a7b 1872 {"call_operand", {REG, SYMBOL_REF}}, \
1a94ca49
RK
1873 {"input_operand", {SUBREG, REG, MEM, CONST_INT, CONST_DOUBLE, \
1874 SYMBOL_REF, CONST, LABEL_REF}}, \
4e26af5f
RK
1875 {"some_operand", {SUBREG, REG, MEM, CONST_INT, CONST_DOUBLE, \
1876 SYMBOL_REF, CONST, LABEL_REF}}, \
1a94ca49
RK
1877 {"aligned_memory_operand", {MEM}}, \
1878 {"unaligned_memory_operand", {MEM}}, \
1879 {"any_memory_operand", {MEM}},
03f8c4cc 1880\f
34fa88ab
RK
1881/* Tell collect that the object format is ECOFF. */
1882#define OBJECT_FORMAT_COFF
1883#define EXTENDED_COFF
1884
1885/* If we use NM, pass -g to it so it only lists globals. */
1886#define NM_FLAGS "-pg"
1887
03f8c4cc
RK
1888/* Definitions for debugging. */
1889
1890#define SDB_DEBUGGING_INFO /* generate info for mips-tfile */
1891#define DBX_DEBUGGING_INFO /* generate embedded stabs */
1892#define MIPS_DEBUGGING_INFO /* MIPS specific debugging info */
1893
1894#ifndef PREFERRED_DEBUGGING_TYPE /* assume SDB_DEBUGGING_INFO */
52a69200
RK
1895#define PREFERRED_DEBUGGING_TYPE \
1896 ((len > 1 && !strncmp (str, "ggdb", len)) ? DBX_DEBUG : SDB_DEBUG)
03f8c4cc
RK
1897#endif
1898
1899
1900/* Correct the offset of automatic variables and arguments. Note that
1901 the Alpha debug format wants all automatic variables and arguments
1902 to be in terms of two different offsets from the virtual frame pointer,
1903 which is the stack pointer before any adjustment in the function.
1904 The offset for the argument pointer is fixed for the native compiler,
1905 it is either zero (for the no arguments case) or large enough to hold
1906 all argument registers.
1907 The offset for the auto pointer is the fourth argument to the .frame
1908 directive (local_offset).
1909 To stay compatible with the native tools we use the same offsets
1910 from the virtual frame pointer and adjust the debugger arg/auto offsets
1911 accordingly. These debugger offsets are set up in output_prolog. */
1912
1913long alpha_arg_offset;
1914long alpha_auto_offset;
1915#define DEBUGGER_AUTO_OFFSET(X) \
1916 ((GET_CODE (X) == PLUS ? INTVAL (XEXP (X, 1)) : 0) + alpha_auto_offset)
1917#define DEBUGGER_ARG_OFFSET(OFFSET, X) (OFFSET + alpha_arg_offset)
1918
1919
1920#define ASM_OUTPUT_SOURCE_LINE(STREAM, LINE) \
1921 alpha_output_lineno (STREAM, LINE)
1922extern void alpha_output_lineno ();
1923
1924#define ASM_OUTPUT_SOURCE_FILENAME(STREAM, NAME) \
1925 alpha_output_filename (STREAM, NAME)
1926extern void alpha_output_filename ();
1927
1928
ab8b8941
RK
1929/* mips-tfile.c limits us to strings of one page. */
1930#define DBX_CONTIN_LENGTH 4000
03f8c4cc
RK
1931
1932/* By default, turn on GDB extensions. */
1933#define DEFAULT_GDB_EXTENSIONS 1
1934
1935/* If we are smuggling stabs through the ALPHA ECOFF object
1936 format, put a comment in front of the .stab<x> operation so
1937 that the ALPHA assembler does not choke. The mips-tfile program
1938 will correctly put the stab into the object file. */
1939
1940#define ASM_STABS_OP ((TARGET_GAS) ? ".stabs" : " #.stabs")
1941#define ASM_STABN_OP ((TARGET_GAS) ? ".stabn" : " #.stabn")
1942#define ASM_STABD_OP ((TARGET_GAS) ? ".stabd" : " #.stabd")
1943
1944/* Forward references to tags are allowed. */
1945#define SDB_ALLOW_FORWARD_REFERENCES
1946
1947/* Unknown tags are also allowed. */
1948#define SDB_ALLOW_UNKNOWN_REFERENCES
1949
1950#define PUT_SDB_DEF(a) \
1951do { \
1952 fprintf (asm_out_file, "\t%s.def\t", \
1953 (TARGET_GAS) ? "" : "#"); \
1954 ASM_OUTPUT_LABELREF (asm_out_file, a); \
1955 fputc (';', asm_out_file); \
1956} while (0)
1957
1958#define PUT_SDB_PLAIN_DEF(a) \
1959do { \
1960 fprintf (asm_out_file, "\t%s.def\t.%s;", \
1961 (TARGET_GAS) ? "" : "#", (a)); \
1962} while (0)
1963
1964#define PUT_SDB_TYPE(a) \
1965do { \
1966 fprintf (asm_out_file, "\t.type\t0x%x;", (a)); \
1967} while (0)
1968
1969/* For block start and end, we create labels, so that
1970 later we can figure out where the correct offset is.
1971 The normal .ent/.end serve well enough for functions,
1972 so those are just commented out. */
1973
1974extern int sdb_label_count; /* block start/end next label # */
1975
1976#define PUT_SDB_BLOCK_START(LINE) \
1977do { \
1978 fprintf (asm_out_file, \
1979 "$Lb%d:\n\t%s.begin\t$Lb%d\t%d\n", \
1980 sdb_label_count, \
1981 (TARGET_GAS) ? "" : "#", \
1982 sdb_label_count, \
1983 (LINE)); \
1984 sdb_label_count++; \
1985} while (0)
1986
1987#define PUT_SDB_BLOCK_END(LINE) \
1988do { \
1989 fprintf (asm_out_file, \
1990 "$Le%d:\n\t%s.bend\t$Le%d\t%d\n", \
1991 sdb_label_count, \
1992 (TARGET_GAS) ? "" : "#", \
1993 sdb_label_count, \
1994 (LINE)); \
1995 sdb_label_count++; \
1996} while (0)
1997
1998#define PUT_SDB_FUNCTION_START(LINE)
1999
2000#define PUT_SDB_FUNCTION_END(LINE)
2001
2002#define PUT_SDB_EPILOGUE_END(NAME)
2003
2004/* Specify to run a post-processor, mips-tfile after the assembler
2005 has run to stuff the ecoff debug information into the object file.
2006 This is needed because the Alpha assembler provides no way
2007 of specifying such information in the assembly file. */
2008
88681624 2009#if ((TARGET_DEFAULT | TARGET_CPU_DEFAULT) & MASK_GAS) != 0
03f8c4cc
RK
2010
2011#define ASM_FINAL_SPEC "\
2012%{malpha-as: %{!mno-mips-tfile: \
2013 \n mips-tfile %{v*: -v} \
2014 %{K: -I %b.o~} \
2015 %{!K: %{save-temps: -I %b.o~}} \
2016 %{c:%W{o*}%{!o*:-o %b.o}}%{!c:-o %U.o} \
2017 %{.s:%i} %{!.s:%g.s}}}"
2018
2019#else
2020#define ASM_FINAL_SPEC "\
2021%{!mgas: %{!mno-mips-tfile: \
2022 \n mips-tfile %{v*: -v} \
2023 %{K: -I %b.o~} \
2024 %{!K: %{save-temps: -I %b.o~}} \
2025 %{c:%W{o*}%{!o*:-o %b.o}}%{!c:-o %U.o} \
2026 %{.s:%i} %{!.s:%g.s}}}"
2027
2028#endif
2029
2030/* Macros for mips-tfile.c to encapsulate stabs in ECOFF, and for
2031 mips-tdump.c to print them out.
2032
2033 These must match the corresponding definitions in gdb/mipsread.c.
2034 Unfortunately, gcc and gdb do not currently share any directories. */
2035
2036#define CODE_MASK 0x8F300
2037#define MIPS_IS_STAB(sym) (((sym)->index & 0xFFF00) == CODE_MASK)
2038#define MIPS_MARK_STAB(code) ((code)+CODE_MASK)
2039#define MIPS_UNMARK_STAB(code) ((code)-CODE_MASK)
2040
2041/* Override some mips-tfile definitions. */
2042
2043#define SHASH_SIZE 511
2044#define THASH_SIZE 55
1e6c6f11
RK
2045
2046/* Align ecoff symbol tables to avoid OSF1/1.3 nm complaints. */
2047
2048#define ALIGN_SYMTABLE_OFFSET(OFFSET) (((OFFSET) + 7) & ~7)
2f55b70b
JM
2049
2050/* The system headers under OSF/1 are C++-aware. */
2051#define NO_IMPLICIT_EXTERN_C
54190234
JM
2052
2053/* The linker will stick __main into the .init section. */
2054#define HAS_INIT_SECTION
68d69835
JM
2055#define LD_INIT_SWITCH "-init"
2056#define LD_FINI_SWITCH "-fini"
2057
2058/* We do want to link in libgcc when building shared libraries under OSF/1. */
2059#define LIBGCC_SPEC "-lgcc"
This page took 0.431992 seconds and 5 git commands to generate.